mvebu: add SolidRun ClearFog A1 support
[openwrt.git] / target / linux / mvebu / files / arch / arm / boot / dts / armada-38x-solidrun-microsom.dtsi
1 /*
2  * Device Tree file for SolidRun Armada 38x Microsom
3  *
4  *  Copyright (C) 2015 Russell King
5  *
6  * This board is in development; the contents of this file work with
7  * the A1 rev 2.0 of the board, which does not represent final
8  * production board.  Things will change, don't expect this file to
9  * remain compatible info the future.
10  *
11  * This file is dual-licensed: you can use it either under the terms
12  * of the GPL or the X11 license, at your option. Note that this dual
13  * licensing only applies to this file, and not this project as a
14  * whole.
15  *
16  *  a) This file is free software; you can redistribute it and/or
17  *     modify it under the terms of the GNU General Public License
18  *     version 2 as published by the Free Software Foundation.
19  *
20  *     This file is distributed in the hope that it will be useful
21  *     but WITHOUT ANY WARRANTY; without even the implied warranty of
22  *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23  *     GNU General Public License for more details.
24  *
25  * Or, alternatively
26  *
27  *  b) Permission is hereby granted, free of charge, to any person
28  *     obtaining a copy of this software and associated documentation
29  *     files (the "Software"), to deal in the Software without
30  *     restriction, including without limitation the rights to use
31  *     copy, modify, merge, publish, distribute, sublicense, and/or
32  *     sell copies of the Software, and to permit persons to whom the
33  *     Software is furnished to do so, subject to the following
34  *     conditions:
35  *
36  *     The above copyright notice and this permission notice shall be
37  *     included in all copies or substantial portions of the Software.
38  *
39  *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
40  *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
41  *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
42  *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
43  *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
44  *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
45  *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
46  *     OTHER DEALINGS IN THE SOFTWARE.
47  */
48 #include <dt-bindings/input/input.h>
49 #include <dt-bindings/gpio/gpio.h>
50
51 / {
52         memory {
53                 device_type = "memory";
54                 reg = <0x00000000 0x10000000>; /* 256 MB */
55         };
56
57         soc {
58                 ranges = <MBUS_ID(0xf0, 0x01) 0 0xf1000000 0x100000
59                           MBUS_ID(0x01, 0x1d) 0 0xfff00000 0x100000
60                           MBUS_ID(0x09, 0x19) 0 0xf1100000 0x10000
61                           MBUS_ID(0x09, 0x15) 0 0xf1110000 0x10000>;
62
63                 internal-regs {
64                         ethernet@70000 {
65                                 pinctrl-0 = <&ge0_rgmii_pins>;
66                                 pinctrl-names = "default";
67                                 phy = <&phy_dedicated>;
68                                 phy-mode = "rgmii-id";
69                                 status = "okay";
70                         };
71
72                         mdio@72004 {
73                                 /*
74                                  * Add the phy clock here, so the phy can be
75                                  * accessed to read its IDs prior to binding
76                                  * with the driver.
77                                  */
78                                 pinctrl-0 = <&mdio_pins &microsom_phy_clk_pins>;
79                                 pinctrl-names = "default";
80
81                                 phy_dedicated: ethernet-phy@0 {
82                                         /*
83                                          * Annoyingly, the marvell phy driver
84                                          * configures the LED register, rather
85                                          * than preserving reset-loaded setting.
86                                          * We undo that rubbish here.
87                                          */
88                                         marvell,reg-init = <3 16 0 0x101e>;
89                                         reg = <0>;
90                                 };
91                         };
92
93                         pinctrl@18000 {
94                                 microsom_phy_clk_pins: microsom-phy-clk-pins {
95                                         marvell,pins = "mpp45";
96                                         marvell,function = "ref";
97                                 };
98                         };
99
100                         rtc@a3800 {
101                                 /*
102                                  * If the rtc doesn't work, run "date reset"
103                                  * twice in u-boot.
104                                  */
105                                 status = "okay";
106                         };
107
108                         serial@12000 {
109                                 pinctrl-0 = <&uart0_pins>;
110                                 pinctrl-names = "default";
111                                 status = "okay";
112                         };
113                 };
114         };
115 };