mediatek: add support for the new MT7623 Arm SoC
[openwrt.git] / target / linux / mediatek / patches / 0030-I2C-mediatek-Add-driver-for-MediaTek-I2C-controller.patch
1 From 2471bc43c6079ab956a04f29ffd1ab8371b7bd73 Mon Sep 17 00:00:00 2001
2 From: Xudong Chen <xudong.chen@mediatek.com>
3 Date: Wed, 6 May 2015 16:37:06 +0800
4 Subject: [PATCH 30/76] I2C: mediatek: Add driver for MediaTek I2C controller
5
6 The mediatek SoCs have I2C controller that handle I2C transfer.
7 This patch include common I2C bus driver.
8 This driver is compatible with I2C controller on mt65xx/mt81xx.
9
10 Signed-off-by: Xudong Chen <xudong.chen@mediatek.com>
11 Signed-off-by: Liguo Zhang <liguo.zhang@mediatek.com>
12 Signed-off-by: Eddie Huang <eddie.huang@mediatek.com>
13 ---
14  drivers/i2c/busses/Kconfig      |    9 +
15  drivers/i2c/busses/Makefile     |    1 +
16  drivers/i2c/busses/i2c-mt65xx.c |  700 +++++++++++++++++++++++++++++++++++++++
17  3 files changed, 710 insertions(+)
18  create mode 100644 drivers/i2c/busses/i2c-mt65xx.c
19
20 diff --git a/drivers/i2c/busses/Kconfig b/drivers/i2c/busses/Kconfig
21 index 2255af2..14c7266 100644
22 --- a/drivers/i2c/busses/Kconfig
23 +++ b/drivers/i2c/busses/Kconfig
24 @@ -620,6 +620,15 @@ config I2C_MPC
25           This driver can also be built as a module.  If so, the module
26           will be called i2c-mpc.
27  
28 +config I2C_MT65XX
29 +       tristate "MediaTek I2C adapter"
30 +       depends on ARCH_MEDIATEK || COMPILE_TEST
31 +       help
32 +         This selects the MediaTek(R) Integrated Inter Circuit bus driver
33 +         for MT65xx and MT81xx.
34 +         If you want to use MediaTek(R) I2C interface, say Y or M here.
35 +         If unsure, say N.
36 +
37  config I2C_MV64XXX
38         tristate "Marvell mv64xxx I2C Controller"
39         depends on MV64X60 || PLAT_ORION || ARCH_SUNXI
40 diff --git a/drivers/i2c/busses/Makefile b/drivers/i2c/busses/Makefile
41 index cdf941d..abbf422 100644
42 --- a/drivers/i2c/busses/Makefile
43 +++ b/drivers/i2c/busses/Makefile
44 @@ -60,6 +60,7 @@ obj-$(CONFIG_I2C_JZ4780)      += i2c-jz4780.o
45  obj-$(CONFIG_I2C_KEMPLD)       += i2c-kempld.o
46  obj-$(CONFIG_I2C_MESON)                += i2c-meson.o
47  obj-$(CONFIG_I2C_MPC)          += i2c-mpc.o
48 +obj-$(CONFIG_I2C_MT65XX)       += i2c-mt65xx.o
49  obj-$(CONFIG_I2C_MV64XXX)      += i2c-mv64xxx.o
50  obj-$(CONFIG_I2C_MXS)          += i2c-mxs.o
51  obj-$(CONFIG_I2C_NOMADIK)      += i2c-nomadik.o
52 diff --git a/drivers/i2c/busses/i2c-mt65xx.c b/drivers/i2c/busses/i2c-mt65xx.c
53 new file mode 100644
54 index 0000000..faecf7e
55 --- /dev/null
56 +++ b/drivers/i2c/busses/i2c-mt65xx.c
57 @@ -0,0 +1,700 @@
58 +/*
59 + * Copyright (c) 2014 MediaTek Inc.
60 + * Author: Xudong.chen <xudong.chen@mediatek.com>
61 + *
62 + * This program is free software; you can redistribute it and/or modify
63 + * it under the terms of the GNU General Public License version 2 as
64 + * published by the Free Software Foundation.
65 + *
66 + * This program is distributed in the hope that it will be useful,
67 + * but WITHOUT ANY WARRANTY; without even the implied warranty of
68 + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
69 + * GNU General Public License for more details.
70 + */
71 +
72 +#include <linux/kernel.h>
73 +#include <linux/module.h>
74 +#include <linux/slab.h>
75 +#include <linux/i2c.h>
76 +#include <linux/init.h>
77 +#include <linux/interrupt.h>
78 +#include <linux/sched.h>
79 +#include <linux/delay.h>
80 +#include <linux/errno.h>
81 +#include <linux/err.h>
82 +#include <linux/device.h>
83 +#include <linux/platform_device.h>
84 +#include <linux/mm.h>
85 +#include <linux/dma-mapping.h>
86 +#include <linux/scatterlist.h>
87 +#include <linux/io.h>
88 +#include <linux/of_address.h>
89 +#include <linux/of_irq.h>
90 +#include <linux/clk.h>
91 +#include <linux/completion.h>
92 +
93 +#define I2C_HS_NACKERR                 (1 << 2)
94 +#define I2C_ACKERR                     (1 << 1)
95 +#define I2C_TRANSAC_COMP               (1 << 0)
96 +#define I2C_TRANSAC_START              (1 << 0)
97 +#define I2C_TIMING_STEP_DIV_MASK       (0x3f << 0)
98 +#define I2C_TIMING_SAMPLE_COUNT_MASK   (0x7 << 0)
99 +#define I2C_TIMING_SAMPLE_DIV_MASK     (0x7 << 8)
100 +#define I2C_TIMING_DATA_READ_MASK      (0x7 << 12)
101 +#define I2C_DCM_DISABLE                        0x0000
102 +#define I2C_IO_CONFIG_OPEN_DRAIN       0x0003
103 +#define I2C_IO_CONFIG_PUSH_PULL                0x0000
104 +#define I2C_SOFT_RST                   0x0001
105 +#define I2C_FIFO_ADDR_CLR              0x0001
106 +#define I2C_DELAY_LEN                  0x0002
107 +#define I2C_ST_START_CON               0x8001
108 +#define I2C_FS_START_CON               0x1800
109 +#define I2C_TIME_CLR_VALUE             0x0000
110 +#define I2C_TIME_DEFAULT_VALUE         0x0003
111 +#define I2C_FS_TIME_INIT_VALUE         0x1303
112 +#define I2C_WRRD_TRANAC_VALUE          0x0002
113 +#define I2C_RD_TRANAC_VALUE            0x0001
114 +
115 +#define I2C_DMA_CON_TX                 0x0000
116 +#define I2C_DMA_CON_RX                 0x0001
117 +#define I2C_DMA_START_EN               0x0001
118 +#define I2C_DMA_INT_FLAG_NONE          0x0000
119 +#define I2C_DMA_CLR_FLAG               0x0000
120 +
121 +#define I2C_DEFAUT_SPEED               100000  /* hz */
122 +#define MAX_FS_MODE_SPEED              400000
123 +#define MAX_HS_MODE_SPEED              3400000
124 +#define MAX_MSG_NUM_MT6577             1
125 +#define MAX_DMA_TRANS_SIZE_MT6577      255
126 +#define MAX_WRRD_TRANS_SIZE_MT6577     31
127 +#define MAX_SAMPLE_CNT_DIV             8
128 +#define MAX_STEP_CNT_DIV               64
129 +#define MAX_HS_STEP_CNT_DIV            8
130 +
131 +#define I2C_CONTROL_RS                  (0x1 << 1)
132 +#define I2C_CONTROL_DMA_EN              (0x1 << 2)
133 +#define I2C_CONTROL_CLK_EXT_EN          (0x1 << 3)
134 +#define I2C_CONTROL_DIR_CHANGE          (0x1 << 4)
135 +#define I2C_CONTROL_ACKERR_DET_EN       (0x1 << 5)
136 +#define I2C_CONTROL_TRANSFER_LEN_CHANGE (0x1 << 6)
137 +#define I2C_CONTROL_WRAPPER             (0x1 << 0)
138 +
139 +#define I2C_DRV_NAME           "mt-i2c"
140 +
141 +enum DMA_REGS_OFFSET {
142 +       OFFSET_INT_FLAG = 0x0,
143 +       OFFSET_INT_EN = 0x04,
144 +       OFFSET_EN = 0x08,
145 +       OFFSET_CON = 0x18,
146 +       OFFSET_TX_MEM_ADDR = 0x1c,
147 +       OFFSET_RX_MEM_ADDR = 0x20,
148 +       OFFSET_TX_LEN = 0x24,
149 +       OFFSET_RX_LEN = 0x28,
150 +};
151 +
152 +enum i2c_trans_st_rs {
153 +       I2C_TRANS_STOP = 0,
154 +       I2C_TRANS_REPEATED_START,
155 +};
156 +
157 +enum mtk_trans_op {
158 +       I2C_MASTER_WR = 1,
159 +       I2C_MASTER_RD,
160 +       I2C_MASTER_WRRD,
161 +};
162 +
163 +enum I2C_REGS_OFFSET {
164 +       OFFSET_DATA_PORT = 0x0,
165 +       OFFSET_SLAVE_ADDR = 0x04,
166 +       OFFSET_INTR_MASK = 0x08,
167 +       OFFSET_INTR_STAT = 0x0c,
168 +       OFFSET_CONTROL = 0x10,
169 +       OFFSET_TRANSFER_LEN = 0x14,
170 +       OFFSET_TRANSAC_LEN = 0x18,
171 +       OFFSET_DELAY_LEN = 0x1c,
172 +       OFFSET_TIMING = 0x20,
173 +       OFFSET_START = 0x24,
174 +       OFFSET_EXT_CONF = 0x28,
175 +       OFFSET_FIFO_STAT = 0x30,
176 +       OFFSET_FIFO_THRESH = 0x34,
177 +       OFFSET_FIFO_ADDR_CLR = 0x38,
178 +       OFFSET_IO_CONFIG = 0x40,
179 +       OFFSET_RSV_DEBUG = 0x44,
180 +       OFFSET_HS = 0x48,
181 +       OFFSET_SOFTRESET = 0x50,
182 +       OFFSET_DCM_EN = 0x54,
183 +       OFFSET_PATH_DIR = 0x60,
184 +       OFFSET_DEBUGSTAT = 0x64,
185 +       OFFSET_DEBUGCTRL = 0x68,
186 +       OFFSET_TRANSFER_LEN_AUX = 0x6c,
187 +};
188 +
189 +struct mtk_i2c_data {
190 +       unsigned int clk_frequency;     /* bus speed in Hz */
191 +       unsigned int flags;
192 +       unsigned int clk_src_div;
193 +};
194 +
195 +struct mtk_i2c_compatible {
196 +       const struct i2c_adapter_quirks *quirks;
197 +       unsigned char pmic_i2c;
198 +       unsigned char dcm;
199 +};
200 +
201 +struct mtk_i2c {
202 +       struct i2c_adapter adap;        /* i2c host adapter */
203 +       struct device *dev;
204 +       struct completion msg_complete;
205 +
206 +       /* set in i2c probe */
207 +       void __iomem *base;             /* i2c base addr */
208 +       void __iomem *pdmabase;         /* dma base address*/
209 +       struct clk *clk_main;           /* main clock for i2c bus */
210 +       struct clk *clk_dma;            /* DMA clock for i2c via DMA */
211 +       struct clk *clk_pmic;           /* PMIC clock for i2c from PMIC */
212 +       bool have_pmic;                 /* can use i2c pins from PMIC */
213 +       bool use_push_pull;             /* IO config push-pull mode */
214 +
215 +       u16 irq_stat;                   /* interrupt status */
216 +       unsigned int speed_hz;          /* The speed in transfer */
217 +       enum mtk_trans_op op;
218 +       u16 timing_reg;
219 +       u16 high_speed_reg;
220 +       const struct mtk_i2c_compatible *dev_comp;
221 +};
222 +
223 +static const struct i2c_adapter_quirks mt6577_i2c_quirks = {
224 +       .flags = I2C_AQ_COMB_WRITE_THEN_READ,
225 +       .max_num_msgs = MAX_MSG_NUM_MT6577,
226 +       .max_write_len = MAX_DMA_TRANS_SIZE_MT6577,
227 +       .max_read_len = MAX_DMA_TRANS_SIZE_MT6577,
228 +       .max_comb_1st_msg_len = MAX_DMA_TRANS_SIZE_MT6577,
229 +       .max_comb_2nd_msg_len = MAX_WRRD_TRANS_SIZE_MT6577,
230 +};
231 +
232 +static const struct mtk_i2c_compatible mt6577_compat = {
233 +       .quirks = &mt6577_i2c_quirks,
234 +       .pmic_i2c = 0,
235 +       .dcm = 1,
236 +};
237 +
238 +static const struct mtk_i2c_compatible mt6589_compat = {
239 +       .quirks = &mt6577_i2c_quirks,
240 +       .pmic_i2c = 1,
241 +       .dcm = 0,
242 +};
243 +
244 +static const struct of_device_id mtk_i2c_of_match[] = {
245 +       { .compatible = "mediatek,mt6577-i2c", .data = (void *)&mt6577_compat },
246 +       { .compatible = "mediatek,mt6589-i2c", .data = (void *)&mt6589_compat },
247 +       {}
248 +};
249 +MODULE_DEVICE_TABLE(of, mtk_i2c_of_match);
250 +
251 +static inline void mtk_i2c_writew(u16 value, struct mtk_i2c *i2c, u8 offset)
252 +{
253 +       writew(value, i2c->base + offset);
254 +}
255 +
256 +static inline u16 mtk_i2c_readw(struct mtk_i2c *i2c, u8 offset)
257 +{
258 +       return readw(i2c->base + offset);
259 +}
260 +
261 +static inline void mtk_i2c_writel_dma(u32 value, struct mtk_i2c *i2c, u8 offset)
262 +{
263 +       writel(value, i2c->pdmabase + offset);
264 +}
265 +
266 +static int mtk_i2c_clock_enable(struct mtk_i2c *i2c)
267 +{
268 +       int ret;
269 +
270 +       ret = clk_prepare_enable(i2c->clk_dma);
271 +       if (ret)
272 +               return ret;
273 +
274 +       ret = clk_prepare_enable(i2c->clk_main);
275 +       if (ret)
276 +               goto err_main;
277 +
278 +       if (i2c->have_pmic) {
279 +               ret = clk_prepare_enable(i2c->clk_pmic);
280 +               if (ret)
281 +                       goto err_pmic;
282 +       }
283 +       return 0;
284 +
285 +err_pmic:
286 +       clk_disable_unprepare(i2c->clk_main);
287 +err_main:
288 +       clk_disable_unprepare(i2c->clk_dma);
289 +
290 +       return ret;
291 +}
292 +
293 +static void mtk_i2c_clock_disable(struct mtk_i2c *i2c)
294 +{
295 +       if (i2c->have_pmic)
296 +               clk_disable_unprepare(i2c->clk_pmic);
297 +
298 +       clk_disable_unprepare(i2c->clk_main);
299 +       clk_disable_unprepare(i2c->clk_dma);
300 +}
301 +
302 +static void mtk_i2c_init_hw(struct mtk_i2c *i2c)
303 +{
304 +       u16 control_reg;
305 +
306 +       mtk_i2c_writew(I2C_SOFT_RST, i2c, OFFSET_SOFTRESET);
307 +       /* Set ioconfig */
308 +       if (i2c->use_push_pull)
309 +               mtk_i2c_writew(I2C_IO_CONFIG_PUSH_PULL, i2c, OFFSET_IO_CONFIG);
310 +       else
311 +               mtk_i2c_writew(I2C_IO_CONFIG_OPEN_DRAIN, i2c, OFFSET_IO_CONFIG);
312 +
313 +       if (i2c->dev_comp->dcm)
314 +               mtk_i2c_writew(I2C_DCM_DISABLE, i2c, OFFSET_DCM_EN);
315 +
316 +       mtk_i2c_writew(i2c->timing_reg, i2c, OFFSET_TIMING);
317 +       mtk_i2c_writew(i2c->high_speed_reg, i2c, OFFSET_HS);
318 +
319 +       /* If use i2c pin from PMIC mt6397 side, need set PATH_DIR first */
320 +       if (i2c->have_pmic)
321 +               mtk_i2c_writew(I2C_CONTROL_WRAPPER, i2c, OFFSET_PATH_DIR);
322 +
323 +       control_reg = I2C_CONTROL_ACKERR_DET_EN |
324 +               I2C_CONTROL_CLK_EXT_EN | I2C_CONTROL_DMA_EN;
325 +       mtk_i2c_writew(control_reg, i2c, OFFSET_CONTROL);
326 +       mtk_i2c_writew(I2C_DELAY_LEN, i2c, OFFSET_DELAY_LEN);
327 +}
328 +
329 +/* calculate i2c port speed */
330 +static int mtk_i2c_set_speed(struct mtk_i2c *i2c, unsigned int clk_src_in_hz)
331 +{
332 +       unsigned int khz;
333 +       unsigned int step_cnt;
334 +       unsigned int sample_cnt;
335 +       unsigned int sclk;
336 +       unsigned int hclk;
337 +       unsigned int max_step_cnt;
338 +       unsigned int sample_div = MAX_SAMPLE_CNT_DIV;
339 +       unsigned int step_div;
340 +       unsigned int min_div;
341 +       unsigned int best_mul;
342 +       unsigned int cnt_mul;
343 +
344 +       if (i2c->speed_hz > MAX_HS_MODE_SPEED)
345 +               return -EINVAL;
346 +       else if (i2c->speed_hz > MAX_FS_MODE_SPEED)
347 +               max_step_cnt = MAX_HS_STEP_CNT_DIV;
348 +       else
349 +               max_step_cnt = MAX_STEP_CNT_DIV;
350 +
351 +       step_div = max_step_cnt;
352 +       /* Find the best combination */
353 +       khz = i2c->speed_hz / 1000;
354 +       hclk = clk_src_in_hz / 1000;
355 +       min_div = ((hclk >> 1) + khz - 1) / khz;
356 +       best_mul = MAX_SAMPLE_CNT_DIV * max_step_cnt;
357 +
358 +       for (sample_cnt = 1; sample_cnt <= MAX_SAMPLE_CNT_DIV; sample_cnt++) {
359 +               step_cnt = (min_div + sample_cnt - 1) / sample_cnt;
360 +               cnt_mul = step_cnt * sample_cnt;
361 +               if (step_cnt > max_step_cnt)
362 +                       continue;
363 +
364 +               if (cnt_mul < best_mul) {
365 +                       best_mul = cnt_mul;
366 +                       sample_div = sample_cnt;
367 +                       step_div = step_cnt;
368 +                       if (best_mul == min_div)
369 +                               break;
370 +               }
371 +       }
372 +
373 +       sample_cnt = sample_div;
374 +       step_cnt = step_div;
375 +       sclk = hclk / (2 * sample_cnt * step_cnt);
376 +       if (sclk > khz) {
377 +               dev_dbg(i2c->dev, "%s mode: unsupported speed (%ldkhz)\n",
378 +                       (i2c->speed_hz > MAX_HS_MODE_SPEED) ? "HS" : "ST/FT",
379 +                       (long int)khz);
380 +               return -ENOTSUPP;
381 +       }
382 +
383 +       step_cnt--;
384 +       sample_cnt--;
385 +
386 +       if (i2c->speed_hz > MAX_FS_MODE_SPEED) {
387 +               /* Set the hign speed mode register */
388 +               i2c->timing_reg = I2C_FS_TIME_INIT_VALUE;
389 +               i2c->high_speed_reg = I2C_TIME_DEFAULT_VALUE |
390 +                       (sample_cnt & I2C_TIMING_SAMPLE_COUNT_MASK) << 12 |
391 +                       (step_cnt & I2C_TIMING_SAMPLE_COUNT_MASK) << 8;
392 +       } else {
393 +               i2c->timing_reg =
394 +                       (sample_cnt & I2C_TIMING_SAMPLE_COUNT_MASK) << 8 |
395 +                       (step_cnt & I2C_TIMING_STEP_DIV_MASK) << 0;
396 +               /* Disable the high speed transaction */
397 +               i2c->high_speed_reg = I2C_TIME_CLR_VALUE;
398 +       }
399 +
400 +       return 0;
401 +}
402 +
403 +static int mtk_i2c_do_transfer(struct mtk_i2c *i2c, struct i2c_msg *msgs)
404 +{
405 +       u16 addr_reg;
406 +       u16 control_reg;
407 +       dma_addr_t rpaddr = 0;
408 +       dma_addr_t wpaddr = 0;
409 +       int ret;
410 +
411 +       i2c->irq_stat = 0;
412 +
413 +       reinit_completion(&i2c->msg_complete);
414 +
415 +       control_reg = mtk_i2c_readw(i2c, OFFSET_CONTROL) &
416 +                       ~(I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS);
417 +       if (i2c->speed_hz > 400000)
418 +               control_reg |= I2C_CONTROL_RS;
419 +       if (i2c->op == I2C_MASTER_WRRD)
420 +               control_reg |= I2C_CONTROL_DIR_CHANGE | I2C_CONTROL_RS;
421 +       mtk_i2c_writew(control_reg, i2c, OFFSET_CONTROL);
422 +
423 +       /* set start condition */
424 +       if (i2c->speed_hz <= 100000)
425 +               mtk_i2c_writew(I2C_ST_START_CON, i2c, OFFSET_EXT_CONF);
426 +       else
427 +               mtk_i2c_writew(I2C_FS_START_CON, i2c, OFFSET_EXT_CONF);
428 +
429 +       addr_reg = msgs->addr << 1;
430 +       if (i2c->op == I2C_MASTER_RD)
431 +               addr_reg |= 0x1;
432 +       mtk_i2c_writew(addr_reg, i2c, OFFSET_SLAVE_ADDR);
433 +
434 +       /* Clear interrupt status */
435 +       mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
436 +               i2c, OFFSET_INTR_STAT);
437 +       mtk_i2c_writew(I2C_FIFO_ADDR_CLR, i2c, OFFSET_FIFO_ADDR_CLR);
438 +
439 +       /* Enable interrupt */
440 +       mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR | I2C_TRANSAC_COMP,
441 +               i2c, OFFSET_INTR_MASK);
442 +
443 +       /* Set transfer and transaction len */
444 +       if (i2c->op == I2C_MASTER_WRRD) {
445 +               mtk_i2c_writew(msgs->len | ((msgs + 1)->len) << 8,
446 +                       i2c, OFFSET_TRANSFER_LEN);
447 +               mtk_i2c_writew(I2C_WRRD_TRANAC_VALUE, i2c, OFFSET_TRANSAC_LEN);
448 +       } else {
449 +               mtk_i2c_writew(msgs->len, i2c, OFFSET_TRANSFER_LEN);
450 +               mtk_i2c_writew(I2C_RD_TRANAC_VALUE, i2c, OFFSET_TRANSAC_LEN);
451 +       }
452 +
453 +       /* Prepare buffer data to start transfer */
454 +       if (i2c->op == I2C_MASTER_RD) {
455 +               mtk_i2c_writel_dma(I2C_DMA_INT_FLAG_NONE, i2c, OFFSET_INT_FLAG);
456 +               mtk_i2c_writel_dma(I2C_DMA_CON_RX, i2c, OFFSET_CON);
457 +               rpaddr = dma_map_single(i2c->adap.dev.parent, msgs->buf,
458 +                                               msgs->len, DMA_FROM_DEVICE);
459 +               if (dma_mapping_error(i2c->adap.dev.parent, rpaddr))
460 +                       return -ENOMEM;
461 +               mtk_i2c_writel_dma((u32)rpaddr, i2c, OFFSET_RX_MEM_ADDR);
462 +               mtk_i2c_writel_dma(msgs->len, i2c, OFFSET_RX_LEN);
463 +       } else if (i2c->op == I2C_MASTER_WR) {
464 +               mtk_i2c_writel_dma(I2C_DMA_INT_FLAG_NONE, i2c, OFFSET_INT_FLAG);
465 +               mtk_i2c_writel_dma(I2C_DMA_CON_TX, i2c, OFFSET_CON);
466 +               wpaddr = dma_map_single(i2c->adap.dev.parent, msgs->buf,
467 +                                               msgs->len, DMA_TO_DEVICE);
468 +               if (dma_mapping_error(i2c->adap.dev.parent, wpaddr))
469 +                       return -ENOMEM;
470 +               mtk_i2c_writel_dma((u32)wpaddr, i2c, OFFSET_TX_MEM_ADDR);
471 +               mtk_i2c_writel_dma(msgs->len, i2c, OFFSET_TX_LEN);
472 +       } else {
473 +               mtk_i2c_writel_dma(I2C_DMA_CLR_FLAG, i2c, OFFSET_INT_FLAG);
474 +               mtk_i2c_writel_dma(I2C_DMA_CLR_FLAG, i2c, OFFSET_CON);
475 +               wpaddr = dma_map_single(i2c->adap.dev.parent, msgs->buf,
476 +                                               msgs->len, DMA_TO_DEVICE);
477 +               if (dma_mapping_error(i2c->adap.dev.parent, wpaddr))
478 +                       return -ENOMEM;
479 +               rpaddr = dma_map_single(i2c->adap.dev.parent, (msgs + 1)->buf,
480 +                                               (msgs + 1)->len,
481 +                                               DMA_FROM_DEVICE);
482 +               if (dma_mapping_error(i2c->adap.dev.parent, rpaddr)) {
483 +                       dma_unmap_single(i2c->adap.dev.parent, wpaddr,
484 +                                               msgs->len, DMA_TO_DEVICE);
485 +                       return -ENOMEM;
486 +               }
487 +               mtk_i2c_writel_dma((u32)wpaddr, i2c, OFFSET_TX_MEM_ADDR);
488 +               mtk_i2c_writel_dma((u32)rpaddr, i2c, OFFSET_RX_MEM_ADDR);
489 +               mtk_i2c_writel_dma(msgs->len, i2c, OFFSET_TX_LEN);
490 +               mtk_i2c_writel_dma((msgs + 1)->len, i2c, OFFSET_RX_LEN);
491 +       }
492 +
493 +       /* flush before sending start */
494 +       mb();
495 +       mtk_i2c_writel_dma(I2C_DMA_START_EN, i2c, OFFSET_EN);
496 +       mtk_i2c_writew(I2C_TRANSAC_START, i2c, OFFSET_START);
497 +
498 +       ret = wait_for_completion_timeout(&i2c->msg_complete,
499 +                               i2c->adap.timeout);
500 +
501 +       /* Clear interrupt mask */
502 +       mtk_i2c_writew(~(I2C_HS_NACKERR | I2C_ACKERR
503 +                       | I2C_TRANSAC_COMP), i2c, OFFSET_INTR_MASK);
504 +
505 +       if (i2c->op == I2C_MASTER_WR) {
506 +               dma_unmap_single(i2c->adap.dev.parent, wpaddr,
507 +                                       msgs->len, DMA_TO_DEVICE);
508 +       } else if (i2c->op == I2C_MASTER_RD) {
509 +               dma_unmap_single(i2c->adap.dev.parent, rpaddr,
510 +                                       msgs->len, DMA_FROM_DEVICE);
511 +       } else {
512 +               dma_unmap_single(i2c->adap.dev.parent, wpaddr, msgs->len,
513 +                                       DMA_TO_DEVICE);
514 +               dma_unmap_single(i2c->adap.dev.parent, rpaddr, (msgs + 1)->len,
515 +                                       DMA_FROM_DEVICE);
516 +       }
517 +
518 +       if (ret == 0) {
519 +               dev_dbg(i2c->dev, "addr: %x, transfer timeout\n", msgs->addr);
520 +               mtk_i2c_init_hw(i2c);
521 +               return -ETIMEDOUT;
522 +       }
523 +
524 +       completion_done(&i2c->msg_complete);
525 +
526 +       if (i2c->irq_stat & (I2C_HS_NACKERR | I2C_ACKERR)) {
527 +               dev_dbg(i2c->dev, "addr: %x, transfer ACK error\n", msgs->addr);
528 +               mtk_i2c_init_hw(i2c);
529 +               return -EREMOTEIO;
530 +       }
531 +
532 +       return 0;
533 +}
534 +
535 +static int mtk_i2c_transfer(struct i2c_adapter *adap,
536 +       struct i2c_msg msgs[], int num)
537 +{
538 +       int ret;
539 +       int left_num = num;
540 +       struct mtk_i2c *i2c = i2c_get_adapdata(adap);
541 +
542 +       ret = mtk_i2c_clock_enable(i2c);
543 +       if (ret)
544 +               return ret;
545 +
546 +       if (msgs->buf == NULL) {
547 +               dev_dbg(i2c->dev, "data buffer is NULL.\n");
548 +               ret = -EINVAL;
549 +               goto err_exit;
550 +       }
551 +
552 +       if (msgs->flags & I2C_M_RD)
553 +               i2c->op = I2C_MASTER_RD;
554 +       else
555 +               i2c->op = I2C_MASTER_WR;
556 +
557 +       if (num > 1) {
558 +               /* combined two messages into one transaction */
559 +               i2c->op = I2C_MASTER_WRRD;
560 +               left_num--;
561 +       }
562 +
563 +       /* always use DMA mode. */
564 +       ret = mtk_i2c_do_transfer(i2c, msgs);
565 +       if (ret < 0)
566 +               goto err_exit;
567 +
568 +       /* the return value is number of executed messages */
569 +       ret = num;
570 +
571 +err_exit:
572 +       mtk_i2c_clock_disable(i2c);
573 +       return ret;
574 +}
575 +
576 +static irqreturn_t mtk_i2c_irq(int irqno, void *dev_id)
577 +{
578 +       struct mtk_i2c *i2c = dev_id;
579 +
580 +       i2c->irq_stat = mtk_i2c_readw(i2c, OFFSET_INTR_STAT);
581 +       mtk_i2c_writew(I2C_HS_NACKERR | I2C_ACKERR
582 +                       | I2C_TRANSAC_COMP, i2c, OFFSET_INTR_STAT);
583 +
584 +       complete(&i2c->msg_complete);
585 +
586 +       return IRQ_HANDLED;
587 +}
588 +
589 +static u32 mtk_i2c_functionality(struct i2c_adapter *adap)
590 +{
591 +       return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
592 +}
593 +
594 +static const struct i2c_algorithm mtk_i2c_algorithm = {
595 +       .master_xfer = mtk_i2c_transfer,
596 +       .functionality = mtk_i2c_functionality,
597 +};
598 +
599 +static int mtk_i2c_parse_dt(struct device_node *np, struct mtk_i2c *i2c,
600 +       unsigned int *clk_src_div)
601 +{
602 +       int ret;
603 +
604 +       ret = of_property_read_u32(np, "clock-frequency", &i2c->speed_hz);
605 +       if (ret < 0)
606 +               i2c->speed_hz = I2C_DEFAUT_SPEED;
607 +
608 +       ret = of_property_read_u32(np, "clock-div", clk_src_div);
609 +       if (ret < 0)
610 +               return ret;
611 +
612 +       if (*clk_src_div == 0)
613 +               return -EINVAL;
614 +
615 +       i2c->have_pmic = of_property_read_bool(np, "mediatek,have-pmic");
616 +       i2c->use_push_pull =
617 +               of_property_read_bool(np, "mediatek,use-push-pull");
618 +
619 +       return 0;
620 +}
621 +
622 +static int mtk_i2c_probe(struct platform_device *pdev)
623 +{
624 +       const struct of_device_id *of_id;
625 +       int ret = 0;
626 +       struct mtk_i2c *i2c;
627 +       struct clk *clk;
628 +       unsigned int clk_src_in_hz;
629 +       unsigned int clk_src_div;
630 +       struct resource *res;
631 +       int irq;
632 +
633 +       i2c = devm_kzalloc(&pdev->dev, sizeof(*i2c), GFP_KERNEL);
634 +       if (i2c == NULL)
635 +               return -ENOMEM;
636 +
637 +       ret = mtk_i2c_parse_dt(pdev->dev.of_node, i2c, &clk_src_div);
638 +       if (ret)
639 +               return -EINVAL;
640 +
641 +       res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
642 +       i2c->base = devm_ioremap_resource(&pdev->dev, res);
643 +       if (IS_ERR(i2c->base))
644 +               return PTR_ERR(i2c->base);
645 +
646 +       res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
647 +       i2c->pdmabase = devm_ioremap_resource(&pdev->dev, res);
648 +       if (IS_ERR(i2c->pdmabase))
649 +               return PTR_ERR(i2c->pdmabase);
650 +
651 +       irq = platform_get_irq(pdev, 0);
652 +       if (irq <= 0)
653 +               return irq;
654 +
655 +       init_completion(&i2c->msg_complete);
656 +
657 +       of_id = of_match_node(mtk_i2c_of_match, pdev->dev.of_node);
658 +       if (!of_id)
659 +               return -EINVAL;
660 +
661 +       i2c->dev_comp = of_id->data;
662 +       i2c->adap.dev.of_node = pdev->dev.of_node;
663 +       i2c->dev = &i2c->adap.dev;
664 +       i2c->adap.dev.parent = &pdev->dev;
665 +       i2c->adap.owner = THIS_MODULE;
666 +       i2c->adap.algo = &mtk_i2c_algorithm;
667 +       i2c->adap.quirks = i2c->dev_comp->quirks;
668 +       i2c->adap.timeout = 2 * HZ;
669 +       i2c->adap.retries = 1;
670 +
671 +       if (i2c->have_pmic && !i2c->dev_comp->pmic_i2c)
672 +               return -EINVAL;
673 +
674 +       i2c->clk_main = devm_clk_get(&pdev->dev, "main");
675 +       if (IS_ERR(i2c->clk_main)) {
676 +               dev_err(&pdev->dev, "cannot get main clock\n");
677 +               return PTR_ERR(i2c->clk_main);
678 +       }
679 +
680 +       i2c->clk_dma = devm_clk_get(&pdev->dev, "dma");
681 +       if (IS_ERR(i2c->clk_dma)) {
682 +               dev_err(&pdev->dev, "cannot get dma clock\n");
683 +               return PTR_ERR(i2c->clk_dma);
684 +       }
685 +
686 +       clk = i2c->clk_main;
687 +       if (i2c->have_pmic) {
688 +               i2c->clk_pmic = devm_clk_get(&pdev->dev, "pmic");
689 +               if (IS_ERR(i2c->clk_pmic)) {
690 +                       dev_err(&pdev->dev, "cannot get pmic clock\n");
691 +                       return PTR_ERR(i2c->clk_pmic);
692 +               }
693 +               clk = i2c->clk_pmic;
694 +       }
695 +       clk_src_in_hz = clk_get_rate(clk) / clk_src_div;
696 +
697 +       dev_dbg(&pdev->dev, "clock source %p,clock src frequency %d\n",
698 +               i2c->clk_main, clk_src_in_hz);
699 +       strlcpy(i2c->adap.name, I2C_DRV_NAME, sizeof(i2c->adap.name));
700 +
701 +       ret = mtk_i2c_set_speed(i2c, clk_src_in_hz);
702 +       if (ret) {
703 +               dev_err(&pdev->dev, "Failed to set the speed.\n");
704 +               return -EINVAL;
705 +       }
706 +
707 +       ret = mtk_i2c_clock_enable(i2c);
708 +       if (ret) {
709 +               dev_err(&pdev->dev, "clock enable failed!\n");
710 +               return ret;
711 +       }
712 +       mtk_i2c_init_hw(i2c);
713 +       mtk_i2c_clock_disable(i2c);
714 +
715 +       ret = devm_request_irq(&pdev->dev, irq, mtk_i2c_irq,
716 +               IRQF_TRIGGER_NONE, I2C_DRV_NAME, i2c);
717 +       if (ret < 0) {
718 +               dev_err(&pdev->dev,
719 +                       "Request I2C IRQ %d fail\n", irq);
720 +               return ret;
721 +       }
722 +
723 +       i2c_set_adapdata(&i2c->adap, i2c);
724 +       ret = i2c_add_adapter(&i2c->adap);
725 +       if (ret) {
726 +               dev_err(&pdev->dev, "Failed to add i2c bus to i2c core\n");
727 +               return ret;
728 +       }
729 +
730 +       platform_set_drvdata(pdev, i2c);
731 +
732 +       return 0;
733 +}
734 +
735 +static int mtk_i2c_remove(struct platform_device *pdev)
736 +{
737 +       struct mtk_i2c *i2c = platform_get_drvdata(pdev);
738 +
739 +       i2c_del_adapter(&i2c->adap);
740 +
741 +       return 0;
742 +}
743 +
744 +static struct platform_driver mtk_i2c_driver = {
745 +       .probe = mtk_i2c_probe,
746 +       .remove = mtk_i2c_remove,
747 +       .driver = {
748 +               .name = I2C_DRV_NAME,
749 +               .of_match_table = of_match_ptr(mtk_i2c_of_match),
750 +       },
751 +};
752 +
753 +module_platform_driver(mtk_i2c_driver);
754 +
755 +MODULE_LICENSE("GPL v2");
756 +MODULE_DESCRIPTION("MediaTek I2C Bus Driver");
757 +MODULE_AUTHOR("Xudong Chen <xudong.chen@mediatek.com>");
758 -- 
759 1.7.10.4
760