generic: ar8216: remove trailing whitespaces
[15.05/openwrt.git] / target / linux / generic / files / drivers / net / phy / ar8216.c
1 /*
2  * ar8216.c: AR8216 switch driver
3  *
4  * Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
5  * Copyright (C) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
6  *
7  * This program is free software; you can redistribute it and/or
8  * modify it under the terms of the GNU General Public License
9  * as published by the Free Software Foundation; either version 2
10  * of the License, or (at your option) any later version.
11  *
12  * This program is distributed in the hope that it will be useful,
13  * but WITHOUT ANY WARRANTY; without even the implied warranty of
14  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
15  * GNU General Public License for more details.
16  */
17
18 #include <linux/if.h>
19 #include <linux/module.h>
20 #include <linux/init.h>
21 #include <linux/list.h>
22 #include <linux/if_ether.h>
23 #include <linux/skbuff.h>
24 #include <linux/netdevice.h>
25 #include <linux/netlink.h>
26 #include <linux/bitops.h>
27 #include <net/genetlink.h>
28 #include <linux/switch.h>
29 #include <linux/delay.h>
30 #include <linux/phy.h>
31 #include <linux/netdevice.h>
32 #include <linux/etherdevice.h>
33 #include <linux/lockdep.h>
34 #include <linux/ar8216_platform.h>
35 #include <linux/workqueue.h>
36 #include <linux/of_device.h>
37
38 #include "ar8216.h"
39
40 /* size of the vlan table */
41 #define AR8X16_MAX_VLANS        128
42 #define AR8X16_PROBE_RETRIES    10
43 #define AR8X16_MAX_PORTS        8
44
45 #define AR8XXX_MIB_WORK_DELAY   2000 /* msecs */
46
47 struct ar8xxx_priv;
48
49 #define AR8XXX_CAP_GIGE                 BIT(0)
50 #define AR8XXX_CAP_MIB_COUNTERS         BIT(1)
51
52 enum {
53         AR8XXX_VER_AR8216 = 0x01,
54         AR8XXX_VER_AR8236 = 0x03,
55         AR8XXX_VER_AR8316 = 0x10,
56         AR8XXX_VER_AR8327 = 0x12,
57 };
58
59 struct ar8xxx_mib_desc {
60         unsigned int size;
61         unsigned int offset;
62         const char *name;
63 };
64
65 struct ar8xxx_chip {
66         unsigned long caps;
67
68         int (*hw_init)(struct ar8xxx_priv *priv);
69         void (*init_globals)(struct ar8xxx_priv *priv);
70         void (*init_port)(struct ar8xxx_priv *priv, int port);
71         void (*setup_port)(struct ar8xxx_priv *priv, int port, u32 egress,
72                            u32 ingress, u32 members, u32 pvid);
73         u32 (*read_port_status)(struct ar8xxx_priv *priv, int port);
74         int (*atu_flush)(struct ar8xxx_priv *priv);
75         void (*vtu_flush)(struct ar8xxx_priv *priv);
76         void (*vtu_load_vlan)(struct ar8xxx_priv *priv, u32 vid, u32 port_mask);
77
78         const struct ar8xxx_mib_desc *mib_decs;
79         unsigned num_mibs;
80 };
81
82 struct ar8327_data {
83         u32 port0_status;
84         u32 port6_status;
85 };
86
87 struct ar8xxx_priv {
88         struct switch_dev dev;
89         struct mii_bus *mii_bus;
90         struct phy_device *phy;
91
92         u32 (*read)(struct ar8xxx_priv *priv, int reg);
93         void (*write)(struct ar8xxx_priv *priv, int reg, u32 val);
94
95         int (*get_port_link)(unsigned port);
96
97         const struct net_device_ops *ndo_old;
98         struct net_device_ops ndo;
99         struct mutex reg_mutex;
100         u8 chip_ver;
101         u8 chip_rev;
102         const struct ar8xxx_chip *chip;
103         union {
104                 struct ar8327_data ar8327;
105         } chip_data;
106         bool initialized;
107         bool port4_phy;
108         char buf[2048];
109
110         bool init;
111         bool mii_lo_first;
112
113         struct mutex mib_lock;
114         struct delayed_work mib_work;
115         int mib_next_port;
116         u64 *mib_stats;
117
118         struct list_head list;
119         unsigned int use_count;
120
121         /* all fields below are cleared on reset */
122         bool vlan;
123         u16 vlan_id[AR8X16_MAX_VLANS];
124         u8 vlan_table[AR8X16_MAX_VLANS];
125         u8 vlan_tagged;
126         u16 pvid[AR8X16_MAX_PORTS];
127
128         /* mirroring */
129         bool mirror_rx;
130         bool mirror_tx;
131         int source_port;
132         int monitor_port;
133 };
134
135 #define MIB_DESC(_s , _o, _n)   \
136         {                       \
137                 .size = (_s),   \
138                 .offset = (_o), \
139                 .name = (_n),   \
140         }
141
142 static const struct ar8xxx_mib_desc ar8216_mibs[] = {
143         MIB_DESC(1, AR8216_STATS_RXBROAD, "RxBroad"),
144         MIB_DESC(1, AR8216_STATS_RXPAUSE, "RxPause"),
145         MIB_DESC(1, AR8216_STATS_RXMULTI, "RxMulti"),
146         MIB_DESC(1, AR8216_STATS_RXFCSERR, "RxFcsErr"),
147         MIB_DESC(1, AR8216_STATS_RXALIGNERR, "RxAlignErr"),
148         MIB_DESC(1, AR8216_STATS_RXRUNT, "RxRunt"),
149         MIB_DESC(1, AR8216_STATS_RXFRAGMENT, "RxFragment"),
150         MIB_DESC(1, AR8216_STATS_RX64BYTE, "Rx64Byte"),
151         MIB_DESC(1, AR8216_STATS_RX128BYTE, "Rx128Byte"),
152         MIB_DESC(1, AR8216_STATS_RX256BYTE, "Rx256Byte"),
153         MIB_DESC(1, AR8216_STATS_RX512BYTE, "Rx512Byte"),
154         MIB_DESC(1, AR8216_STATS_RX1024BYTE, "Rx1024Byte"),
155         MIB_DESC(1, AR8216_STATS_RXMAXBYTE, "RxMaxByte"),
156         MIB_DESC(1, AR8216_STATS_RXTOOLONG, "RxTooLong"),
157         MIB_DESC(2, AR8216_STATS_RXGOODBYTE, "RxGoodByte"),
158         MIB_DESC(2, AR8216_STATS_RXBADBYTE, "RxBadByte"),
159         MIB_DESC(1, AR8216_STATS_RXOVERFLOW, "RxOverFlow"),
160         MIB_DESC(1, AR8216_STATS_FILTERED, "Filtered"),
161         MIB_DESC(1, AR8216_STATS_TXBROAD, "TxBroad"),
162         MIB_DESC(1, AR8216_STATS_TXPAUSE, "TxPause"),
163         MIB_DESC(1, AR8216_STATS_TXMULTI, "TxMulti"),
164         MIB_DESC(1, AR8216_STATS_TXUNDERRUN, "TxUnderRun"),
165         MIB_DESC(1, AR8216_STATS_TX64BYTE, "Tx64Byte"),
166         MIB_DESC(1, AR8216_STATS_TX128BYTE, "Tx128Byte"),
167         MIB_DESC(1, AR8216_STATS_TX256BYTE, "Tx256Byte"),
168         MIB_DESC(1, AR8216_STATS_TX512BYTE, "Tx512Byte"),
169         MIB_DESC(1, AR8216_STATS_TX1024BYTE, "Tx1024Byte"),
170         MIB_DESC(1, AR8216_STATS_TXMAXBYTE, "TxMaxByte"),
171         MIB_DESC(1, AR8216_STATS_TXOVERSIZE, "TxOverSize"),
172         MIB_DESC(2, AR8216_STATS_TXBYTE, "TxByte"),
173         MIB_DESC(1, AR8216_STATS_TXCOLLISION, "TxCollision"),
174         MIB_DESC(1, AR8216_STATS_TXABORTCOL, "TxAbortCol"),
175         MIB_DESC(1, AR8216_STATS_TXMULTICOL, "TxMultiCol"),
176         MIB_DESC(1, AR8216_STATS_TXSINGLECOL, "TxSingleCol"),
177         MIB_DESC(1, AR8216_STATS_TXEXCDEFER, "TxExcDefer"),
178         MIB_DESC(1, AR8216_STATS_TXDEFER, "TxDefer"),
179         MIB_DESC(1, AR8216_STATS_TXLATECOL, "TxLateCol"),
180 };
181
182 static const struct ar8xxx_mib_desc ar8236_mibs[] = {
183         MIB_DESC(1, AR8236_STATS_RXBROAD, "RxBroad"),
184         MIB_DESC(1, AR8236_STATS_RXPAUSE, "RxPause"),
185         MIB_DESC(1, AR8236_STATS_RXMULTI, "RxMulti"),
186         MIB_DESC(1, AR8236_STATS_RXFCSERR, "RxFcsErr"),
187         MIB_DESC(1, AR8236_STATS_RXALIGNERR, "RxAlignErr"),
188         MIB_DESC(1, AR8236_STATS_RXRUNT, "RxRunt"),
189         MIB_DESC(1, AR8236_STATS_RXFRAGMENT, "RxFragment"),
190         MIB_DESC(1, AR8236_STATS_RX64BYTE, "Rx64Byte"),
191         MIB_DESC(1, AR8236_STATS_RX128BYTE, "Rx128Byte"),
192         MIB_DESC(1, AR8236_STATS_RX256BYTE, "Rx256Byte"),
193         MIB_DESC(1, AR8236_STATS_RX512BYTE, "Rx512Byte"),
194         MIB_DESC(1, AR8236_STATS_RX1024BYTE, "Rx1024Byte"),
195         MIB_DESC(1, AR8236_STATS_RX1518BYTE, "Rx1518Byte"),
196         MIB_DESC(1, AR8236_STATS_RXMAXBYTE, "RxMaxByte"),
197         MIB_DESC(1, AR8236_STATS_RXTOOLONG, "RxTooLong"),
198         MIB_DESC(2, AR8236_STATS_RXGOODBYTE, "RxGoodByte"),
199         MIB_DESC(2, AR8236_STATS_RXBADBYTE, "RxBadByte"),
200         MIB_DESC(1, AR8236_STATS_RXOVERFLOW, "RxOverFlow"),
201         MIB_DESC(1, AR8236_STATS_FILTERED, "Filtered"),
202         MIB_DESC(1, AR8236_STATS_TXBROAD, "TxBroad"),
203         MIB_DESC(1, AR8236_STATS_TXPAUSE, "TxPause"),
204         MIB_DESC(1, AR8236_STATS_TXMULTI, "TxMulti"),
205         MIB_DESC(1, AR8236_STATS_TXUNDERRUN, "TxUnderRun"),
206         MIB_DESC(1, AR8236_STATS_TX64BYTE, "Tx64Byte"),
207         MIB_DESC(1, AR8236_STATS_TX128BYTE, "Tx128Byte"),
208         MIB_DESC(1, AR8236_STATS_TX256BYTE, "Tx256Byte"),
209         MIB_DESC(1, AR8236_STATS_TX512BYTE, "Tx512Byte"),
210         MIB_DESC(1, AR8236_STATS_TX1024BYTE, "Tx1024Byte"),
211         MIB_DESC(1, AR8236_STATS_TX1518BYTE, "Tx1518Byte"),
212         MIB_DESC(1, AR8236_STATS_TXMAXBYTE, "TxMaxByte"),
213         MIB_DESC(1, AR8236_STATS_TXOVERSIZE, "TxOverSize"),
214         MIB_DESC(2, AR8236_STATS_TXBYTE, "TxByte"),
215         MIB_DESC(1, AR8236_STATS_TXCOLLISION, "TxCollision"),
216         MIB_DESC(1, AR8236_STATS_TXABORTCOL, "TxAbortCol"),
217         MIB_DESC(1, AR8236_STATS_TXMULTICOL, "TxMultiCol"),
218         MIB_DESC(1, AR8236_STATS_TXSINGLECOL, "TxSingleCol"),
219         MIB_DESC(1, AR8236_STATS_TXEXCDEFER, "TxExcDefer"),
220         MIB_DESC(1, AR8236_STATS_TXDEFER, "TxDefer"),
221         MIB_DESC(1, AR8236_STATS_TXLATECOL, "TxLateCol"),
222 };
223
224 static DEFINE_MUTEX(ar8xxx_dev_list_lock);
225 static LIST_HEAD(ar8xxx_dev_list);
226
227 static inline struct ar8xxx_priv *
228 swdev_to_ar8xxx(struct switch_dev *swdev)
229 {
230         return container_of(swdev, struct ar8xxx_priv, dev);
231 }
232
233 static inline bool ar8xxx_has_gige(struct ar8xxx_priv *priv)
234 {
235         return priv->chip->caps & AR8XXX_CAP_GIGE;
236 }
237
238 static inline bool ar8xxx_has_mib_counters(struct ar8xxx_priv *priv)
239 {
240         return priv->chip->caps & AR8XXX_CAP_MIB_COUNTERS;
241 }
242
243 static inline bool chip_is_ar8216(struct ar8xxx_priv *priv)
244 {
245         return priv->chip_ver == AR8XXX_VER_AR8216;
246 }
247
248 static inline bool chip_is_ar8236(struct ar8xxx_priv *priv)
249 {
250         return priv->chip_ver == AR8XXX_VER_AR8236;
251 }
252
253 static inline bool chip_is_ar8316(struct ar8xxx_priv *priv)
254 {
255         return priv->chip_ver == AR8XXX_VER_AR8316;
256 }
257
258 static inline bool chip_is_ar8327(struct ar8xxx_priv *priv)
259 {
260         return priv->chip_ver == AR8XXX_VER_AR8327;
261 }
262
263 static inline void
264 split_addr(u32 regaddr, u16 *r1, u16 *r2, u16 *page)
265 {
266         regaddr >>= 1;
267         *r1 = regaddr & 0x1e;
268
269         regaddr >>= 5;
270         *r2 = regaddr & 0x7;
271
272         regaddr >>= 3;
273         *page = regaddr & 0x1ff;
274 }
275
276 static u32
277 ar8xxx_mii_read(struct ar8xxx_priv *priv, int reg)
278 {
279         struct mii_bus *bus = priv->mii_bus;
280         u16 r1, r2, page;
281         u16 lo, hi;
282
283         split_addr((u32) reg, &r1, &r2, &page);
284
285         mutex_lock(&bus->mdio_lock);
286
287         bus->write(bus, 0x18, 0, page);
288         usleep_range(1000, 2000); /* wait for the page switch to propagate */
289         lo = bus->read(bus, 0x10 | r2, r1);
290         hi = bus->read(bus, 0x10 | r2, r1 + 1);
291
292         mutex_unlock(&bus->mdio_lock);
293
294         return (hi << 16) | lo;
295 }
296
297 static void
298 ar8xxx_mii_write(struct ar8xxx_priv *priv, int reg, u32 val)
299 {
300         struct mii_bus *bus = priv->mii_bus;
301         u16 r1, r2, r3;
302         u16 lo, hi;
303
304         split_addr((u32) reg, &r1, &r2, &r3);
305         lo = val & 0xffff;
306         hi = (u16) (val >> 16);
307
308         mutex_lock(&bus->mdio_lock);
309
310         bus->write(bus, 0x18, 0, r3);
311         usleep_range(1000, 2000); /* wait for the page switch to propagate */
312         if (priv->mii_lo_first) {
313                 bus->write(bus, 0x10 | r2, r1, lo);
314                 bus->write(bus, 0x10 | r2, r1 + 1, hi);
315         } else {
316                 bus->write(bus, 0x10 | r2, r1 + 1, hi);
317                 bus->write(bus, 0x10 | r2, r1, lo);
318         }
319
320         mutex_unlock(&bus->mdio_lock);
321 }
322
323 static void
324 ar8xxx_phy_dbg_write(struct ar8xxx_priv *priv, int phy_addr,
325                      u16 dbg_addr, u16 dbg_data)
326 {
327         struct mii_bus *bus = priv->mii_bus;
328
329         mutex_lock(&bus->mdio_lock);
330         bus->write(bus, phy_addr, MII_ATH_DBG_ADDR, dbg_addr);
331         bus->write(bus, phy_addr, MII_ATH_DBG_DATA, dbg_data);
332         mutex_unlock(&bus->mdio_lock);
333 }
334
335 static void
336 ar8xxx_phy_mmd_write(struct ar8xxx_priv *priv, int phy_addr, u16 addr, u16 data)
337 {
338         struct mii_bus *bus = priv->mii_bus;
339
340         mutex_lock(&bus->mdio_lock);
341         bus->write(bus, phy_addr, MII_ATH_MMD_ADDR, addr);
342         bus->write(bus, phy_addr, MII_ATH_MMD_DATA, data);
343         mutex_unlock(&bus->mdio_lock);
344 }
345
346 static u32
347 ar8xxx_rmw(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
348 {
349         u32 v;
350
351         lockdep_assert_held(&priv->reg_mutex);
352
353         v = priv->read(priv, reg);
354         v &= ~mask;
355         v |= val;
356         priv->write(priv, reg, v);
357
358         return v;
359 }
360
361 static inline void
362 ar8xxx_reg_set(struct ar8xxx_priv *priv, int reg, u32 val)
363 {
364         u32 v;
365
366         lockdep_assert_held(&priv->reg_mutex);
367
368         v = priv->read(priv, reg);
369         v |= val;
370         priv->write(priv, reg, v);
371 }
372
373 static int
374 ar8xxx_reg_wait(struct ar8xxx_priv *priv, u32 reg, u32 mask, u32 val,
375                 unsigned timeout)
376 {
377         int i;
378
379         for (i = 0; i < timeout; i++) {
380                 u32 t;
381
382                 t = priv->read(priv, reg);
383                 if ((t & mask) == val)
384                         return 0;
385
386                 usleep_range(1000, 2000);
387         }
388
389         return -ETIMEDOUT;
390 }
391
392 static int
393 ar8xxx_mib_op(struct ar8xxx_priv *priv, u32 op)
394 {
395         unsigned mib_func;
396         int ret;
397
398         lockdep_assert_held(&priv->mib_lock);
399
400         if (chip_is_ar8327(priv))
401                 mib_func = AR8327_REG_MIB_FUNC;
402         else
403                 mib_func = AR8216_REG_MIB_FUNC;
404
405         mutex_lock(&priv->reg_mutex);
406         /* Capture the hardware statistics for all ports */
407         ar8xxx_rmw(priv, mib_func, AR8216_MIB_FUNC, (op << AR8216_MIB_FUNC_S));
408         mutex_unlock(&priv->reg_mutex);
409
410         /* Wait for the capturing to complete. */
411         ret = ar8xxx_reg_wait(priv, mib_func, AR8216_MIB_BUSY, 0, 10);
412         if (ret)
413                 goto out;
414
415         ret = 0;
416
417 out:
418         return ret;
419 }
420
421 static int
422 ar8xxx_mib_capture(struct ar8xxx_priv *priv)
423 {
424         return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_CAPTURE);
425 }
426
427 static int
428 ar8xxx_mib_flush(struct ar8xxx_priv *priv)
429 {
430         return ar8xxx_mib_op(priv, AR8216_MIB_FUNC_FLUSH);
431 }
432
433 static void
434 ar8xxx_mib_fetch_port_stat(struct ar8xxx_priv *priv, int port, bool flush)
435 {
436         unsigned int base;
437         u64 *mib_stats;
438         int i;
439
440         WARN_ON(port >= priv->dev.ports);
441
442         lockdep_assert_held(&priv->mib_lock);
443
444         if (chip_is_ar8327(priv))
445                 base = AR8327_REG_PORT_STATS_BASE(port);
446         else if (chip_is_ar8236(priv) ||
447                  chip_is_ar8316(priv))
448                 base = AR8236_REG_PORT_STATS_BASE(port);
449         else
450                 base = AR8216_REG_PORT_STATS_BASE(port);
451
452         mib_stats = &priv->mib_stats[port * priv->chip->num_mibs];
453         for (i = 0; i < priv->chip->num_mibs; i++) {
454                 const struct ar8xxx_mib_desc *mib;
455                 u64 t;
456
457                 mib = &priv->chip->mib_decs[i];
458                 t = priv->read(priv, base + mib->offset);
459                 if (mib->size == 2) {
460                         u64 hi;
461
462                         hi = priv->read(priv, base + mib->offset + 4);
463                         t |= hi << 32;
464                 }
465
466                 if (flush)
467                         mib_stats[i] = 0;
468                 else
469                         mib_stats[i] += t;
470         }
471 }
472
473 static void
474 ar8216_read_port_link(struct ar8xxx_priv *priv, int port,
475                       struct switch_port_link *link)
476 {
477         u32 status;
478         u32 speed;
479
480         memset(link, '\0', sizeof(*link));
481
482         status = priv->chip->read_port_status(priv, port);
483
484         link->aneg = !!(status & AR8216_PORT_STATUS_LINK_AUTO);
485         if (link->aneg) {
486                 link->link = !!(status & AR8216_PORT_STATUS_LINK_UP);
487         } else {
488                 link->link = true;
489
490                 if (priv->get_port_link) {
491                         int err;
492
493                         err = priv->get_port_link(port);
494                         if (err >= 0)
495                                 link->link = !!err;
496                 }
497         }
498
499         if (!link->link)
500                 return;
501
502         link->duplex = !!(status & AR8216_PORT_STATUS_DUPLEX);
503         link->tx_flow = !!(status & AR8216_PORT_STATUS_TXFLOW);
504         link->rx_flow = !!(status & AR8216_PORT_STATUS_RXFLOW);
505
506         speed = (status & AR8216_PORT_STATUS_SPEED) >>
507                  AR8216_PORT_STATUS_SPEED_S;
508
509         switch (speed) {
510         case AR8216_PORT_SPEED_10M:
511                 link->speed = SWITCH_PORT_SPEED_10;
512                 break;
513         case AR8216_PORT_SPEED_100M:
514                 link->speed = SWITCH_PORT_SPEED_100;
515                 break;
516         case AR8216_PORT_SPEED_1000M:
517                 link->speed = SWITCH_PORT_SPEED_1000;
518                 break;
519         default:
520                 link->speed = SWITCH_PORT_SPEED_UNKNOWN;
521                 break;
522         }
523 }
524
525 static struct sk_buff *
526 ar8216_mangle_tx(struct net_device *dev, struct sk_buff *skb)
527 {
528         struct ar8xxx_priv *priv = dev->phy_ptr;
529         unsigned char *buf;
530
531         if (unlikely(!priv))
532                 goto error;
533
534         if (!priv->vlan)
535                 goto send;
536
537         if (unlikely(skb_headroom(skb) < 2)) {
538                 if (pskb_expand_head(skb, 2, 0, GFP_ATOMIC) < 0)
539                         goto error;
540         }
541
542         buf = skb_push(skb, 2);
543         buf[0] = 0x10;
544         buf[1] = 0x80;
545
546 send:
547         return skb;
548
549 error:
550         dev_kfree_skb_any(skb);
551         return NULL;
552 }
553
554 static void
555 ar8216_mangle_rx(struct net_device *dev, struct sk_buff *skb)
556 {
557         struct ar8xxx_priv *priv;
558         unsigned char *buf;
559         int port, vlan;
560
561         priv = dev->phy_ptr;
562         if (!priv)
563                 return;
564
565         /* don't strip the header if vlan mode is disabled */
566         if (!priv->vlan)
567                 return;
568
569         /* strip header, get vlan id */
570         buf = skb->data;
571         skb_pull(skb, 2);
572
573         /* check for vlan header presence */
574         if ((buf[12 + 2] != 0x81) || (buf[13 + 2] != 0x00))
575                 return;
576
577         port = buf[0] & 0xf;
578
579         /* no need to fix up packets coming from a tagged source */
580         if (priv->vlan_tagged & (1 << port))
581                 return;
582
583         /* lookup port vid from local table, the switch passes an invalid vlan id */
584         vlan = priv->vlan_id[priv->pvid[port]];
585
586         buf[14 + 2] &= 0xf0;
587         buf[14 + 2] |= vlan >> 8;
588         buf[15 + 2] = vlan & 0xff;
589 }
590
591 static int
592 ar8216_wait_bit(struct ar8xxx_priv *priv, int reg, u32 mask, u32 val)
593 {
594         int timeout = 20;
595         u32 t = 0;
596
597         while (1) {
598                 t = priv->read(priv, reg);
599                 if ((t & mask) == val)
600                         return 0;
601
602                 if (timeout-- <= 0)
603                         break;
604
605                 udelay(10);
606         }
607
608         pr_err("ar8216: timeout on reg %08x: %08x & %08x != %08x\n",
609                (unsigned int) reg, t, mask, val);
610         return -ETIMEDOUT;
611 }
612
613 static void
614 ar8216_vtu_op(struct ar8xxx_priv *priv, u32 op, u32 val)
615 {
616         if (ar8216_wait_bit(priv, AR8216_REG_VTU, AR8216_VTU_ACTIVE, 0))
617                 return;
618         if ((op & AR8216_VTU_OP) == AR8216_VTU_OP_LOAD) {
619                 val &= AR8216_VTUDATA_MEMBER;
620                 val |= AR8216_VTUDATA_VALID;
621                 priv->write(priv, AR8216_REG_VTU_DATA, val);
622         }
623         op |= AR8216_VTU_ACTIVE;
624         priv->write(priv, AR8216_REG_VTU, op);
625 }
626
627 static void
628 ar8216_vtu_flush(struct ar8xxx_priv *priv)
629 {
630         ar8216_vtu_op(priv, AR8216_VTU_OP_FLUSH, 0);
631 }
632
633 static void
634 ar8216_vtu_load_vlan(struct ar8xxx_priv *priv, u32 vid, u32 port_mask)
635 {
636         u32 op;
637
638         op = AR8216_VTU_OP_LOAD | (vid << AR8216_VTU_VID_S);
639         ar8216_vtu_op(priv, op, port_mask);
640 }
641
642 static int
643 ar8216_atu_flush(struct ar8xxx_priv *priv)
644 {
645         int ret;
646
647         ret = ar8216_wait_bit(priv, AR8216_REG_ATU, AR8216_ATU_ACTIVE, 0);
648         if (!ret)
649                 priv->write(priv, AR8216_REG_ATU, AR8216_ATU_OP_FLUSH);
650
651         return ret;
652 }
653
654 static u32
655 ar8216_read_port_status(struct ar8xxx_priv *priv, int port)
656 {
657         return priv->read(priv, AR8216_REG_PORT_STATUS(port));
658 }
659
660 static void
661 ar8216_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
662                   u32 members, u32 pvid)
663 {
664         u32 header;
665
666         if (chip_is_ar8216(priv) && priv->vlan && port == AR8216_PORT_CPU)
667                 header = AR8216_PORT_CTRL_HEADER;
668         else
669                 header = 0;
670
671         ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
672                    AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
673                    AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
674                    AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
675                    AR8216_PORT_CTRL_LEARN | header |
676                    (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
677                    (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
678
679         ar8xxx_rmw(priv, AR8216_REG_PORT_VLAN(port),
680                    AR8216_PORT_VLAN_DEST_PORTS | AR8216_PORT_VLAN_MODE |
681                    AR8216_PORT_VLAN_DEFAULT_ID,
682                    (members << AR8216_PORT_VLAN_DEST_PORTS_S) |
683                    (ingress << AR8216_PORT_VLAN_MODE_S) |
684                    (pvid << AR8216_PORT_VLAN_DEFAULT_ID_S));
685 }
686
687 static int
688 ar8216_hw_init(struct ar8xxx_priv *priv)
689 {
690         return 0;
691 }
692
693 static void
694 ar8216_init_globals(struct ar8xxx_priv *priv)
695 {
696         /* standard atheros magic */
697         priv->write(priv, 0x38, 0xc000050e);
698
699         ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
700                    AR8216_GCTRL_MTU, 1518 + 8 + 2);
701 }
702
703 static void
704 ar8216_init_port(struct ar8xxx_priv *priv, int port)
705 {
706         /* Enable port learning and tx */
707         priv->write(priv, AR8216_REG_PORT_CTRL(port),
708                 AR8216_PORT_CTRL_LEARN |
709                 (4 << AR8216_PORT_CTRL_STATE_S));
710
711         priv->write(priv, AR8216_REG_PORT_VLAN(port), 0);
712
713         if (port == AR8216_PORT_CPU) {
714                 priv->write(priv, AR8216_REG_PORT_STATUS(port),
715                         AR8216_PORT_STATUS_LINK_UP |
716                         (ar8xxx_has_gige(priv) ?
717                                 AR8216_PORT_SPEED_1000M : AR8216_PORT_SPEED_100M) |
718                         AR8216_PORT_STATUS_TXMAC |
719                         AR8216_PORT_STATUS_RXMAC |
720                         (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_RXFLOW : 0) |
721                         (chip_is_ar8316(priv) ? AR8216_PORT_STATUS_TXFLOW : 0) |
722                         AR8216_PORT_STATUS_DUPLEX);
723         } else {
724                 priv->write(priv, AR8216_REG_PORT_STATUS(port),
725                         AR8216_PORT_STATUS_LINK_AUTO);
726         }
727 }
728
729 static const struct ar8xxx_chip ar8216_chip = {
730         .caps = AR8XXX_CAP_MIB_COUNTERS,
731
732         .hw_init = ar8216_hw_init,
733         .init_globals = ar8216_init_globals,
734         .init_port = ar8216_init_port,
735         .setup_port = ar8216_setup_port,
736         .read_port_status = ar8216_read_port_status,
737         .atu_flush = ar8216_atu_flush,
738         .vtu_flush = ar8216_vtu_flush,
739         .vtu_load_vlan = ar8216_vtu_load_vlan,
740
741         .num_mibs = ARRAY_SIZE(ar8216_mibs),
742         .mib_decs = ar8216_mibs,
743 };
744
745 static void
746 ar8236_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
747                   u32 members, u32 pvid)
748 {
749         ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
750                    AR8216_PORT_CTRL_LEARN | AR8216_PORT_CTRL_VLAN_MODE |
751                    AR8216_PORT_CTRL_SINGLE_VLAN | AR8216_PORT_CTRL_STATE |
752                    AR8216_PORT_CTRL_HEADER | AR8216_PORT_CTRL_LEARN_LOCK,
753                    AR8216_PORT_CTRL_LEARN |
754                    (egress << AR8216_PORT_CTRL_VLAN_MODE_S) |
755                    (AR8216_PORT_STATE_FORWARD << AR8216_PORT_CTRL_STATE_S));
756
757         ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN(port),
758                    AR8236_PORT_VLAN_DEFAULT_ID,
759                    (pvid << AR8236_PORT_VLAN_DEFAULT_ID_S));
760
761         ar8xxx_rmw(priv, AR8236_REG_PORT_VLAN2(port),
762                    AR8236_PORT_VLAN2_VLAN_MODE |
763                    AR8236_PORT_VLAN2_MEMBER,
764                    (ingress << AR8236_PORT_VLAN2_VLAN_MODE_S) |
765                    (members << AR8236_PORT_VLAN2_MEMBER_S));
766 }
767
768 static int
769 ar8236_hw_init(struct ar8xxx_priv *priv)
770 {
771         int i;
772         struct mii_bus *bus;
773
774         if (priv->initialized)
775                 return 0;
776
777         /* Initialize the PHYs */
778         bus = priv->mii_bus;
779         for (i = 0; i < 5; i++) {
780                 mdiobus_write(bus, i, MII_ADVERTISE,
781                               ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
782                               ADVERTISE_PAUSE_ASYM);
783                 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
784         }
785         msleep(1000);
786
787         priv->initialized = true;
788         return 0;
789 }
790
791 static void
792 ar8236_init_globals(struct ar8xxx_priv *priv)
793 {
794         /* enable jumbo frames */
795         ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
796                    AR8316_GCTRL_MTU, 9018 + 8 + 2);
797
798         /* Enable MIB counters */
799         ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
800                    (AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
801                    AR8236_MIB_EN);
802 }
803
804 static const struct ar8xxx_chip ar8236_chip = {
805         .caps = AR8XXX_CAP_MIB_COUNTERS,
806         .hw_init = ar8236_hw_init,
807         .init_globals = ar8236_init_globals,
808         .init_port = ar8216_init_port,
809         .setup_port = ar8236_setup_port,
810         .read_port_status = ar8216_read_port_status,
811         .atu_flush = ar8216_atu_flush,
812         .vtu_flush = ar8216_vtu_flush,
813         .vtu_load_vlan = ar8216_vtu_load_vlan,
814
815         .num_mibs = ARRAY_SIZE(ar8236_mibs),
816         .mib_decs = ar8236_mibs,
817 };
818
819 static int
820 ar8316_hw_init(struct ar8xxx_priv *priv)
821 {
822         int i;
823         u32 val, newval;
824         struct mii_bus *bus;
825
826         val = priv->read(priv, AR8316_REG_POSTRIP);
827
828         if (priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
829                 if (priv->port4_phy) {
830                         /* value taken from Ubiquiti RouterStation Pro */
831                         newval = 0x81461bea;
832                         pr_info("ar8316: Using port 4 as PHY\n");
833                 } else {
834                         newval = 0x01261be2;
835                         pr_info("ar8316: Using port 4 as switch port\n");
836                 }
837         } else if (priv->phy->interface == PHY_INTERFACE_MODE_GMII) {
838                 /* value taken from AVM Fritz!Box 7390 sources */
839                 newval = 0x010e5b71;
840         } else {
841                 /* no known value for phy interface */
842                 pr_err("ar8316: unsupported mii mode: %d.\n",
843                        priv->phy->interface);
844                 return -EINVAL;
845         }
846
847         if (val == newval)
848                 goto out;
849
850         priv->write(priv, AR8316_REG_POSTRIP, newval);
851
852         if (priv->port4_phy &&
853             priv->phy->interface == PHY_INTERFACE_MODE_RGMII) {
854                 /* work around for phy4 rgmii mode */
855                 ar8xxx_phy_dbg_write(priv, 4, 0x12, 0x480c);
856                 /* rx delay */
857                 ar8xxx_phy_dbg_write(priv, 4, 0x0, 0x824e);
858                 /* tx delay */
859                 ar8xxx_phy_dbg_write(priv, 4, 0x5, 0x3d47);
860                 msleep(1000);
861         }
862
863         /* Initialize the ports */
864         bus = priv->mii_bus;
865         for (i = 0; i < 5; i++) {
866                 /* initialize the port itself */
867                 mdiobus_write(bus, i, MII_ADVERTISE,
868                         ADVERTISE_ALL | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
869                 mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
870                 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
871         }
872
873         msleep(1000);
874
875 out:
876         priv->initialized = true;
877         return 0;
878 }
879
880 static void
881 ar8316_init_globals(struct ar8xxx_priv *priv)
882 {
883         /* standard atheros magic */
884         priv->write(priv, 0x38, 0xc000050e);
885
886         /* enable cpu port to receive multicast and broadcast frames */
887         priv->write(priv, AR8216_REG_FLOOD_MASK, 0x003f003f);
888
889         /* enable jumbo frames */
890         ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CTRL,
891                    AR8316_GCTRL_MTU, 9018 + 8 + 2);
892
893         /* Enable MIB counters */
894         ar8xxx_rmw(priv, AR8216_REG_MIB_FUNC, AR8216_MIB_FUNC | AR8236_MIB_EN,
895                    (AR8216_MIB_FUNC_NO_OP << AR8216_MIB_FUNC_S) |
896                    AR8236_MIB_EN);
897 }
898
899 static const struct ar8xxx_chip ar8316_chip = {
900         .caps = AR8XXX_CAP_GIGE | AR8XXX_CAP_MIB_COUNTERS,
901         .hw_init = ar8316_hw_init,
902         .init_globals = ar8316_init_globals,
903         .init_port = ar8216_init_port,
904         .setup_port = ar8216_setup_port,
905         .read_port_status = ar8216_read_port_status,
906         .atu_flush = ar8216_atu_flush,
907         .vtu_flush = ar8216_vtu_flush,
908         .vtu_load_vlan = ar8216_vtu_load_vlan,
909
910         .num_mibs = ARRAY_SIZE(ar8236_mibs),
911         .mib_decs = ar8236_mibs,
912 };
913
914 static u32
915 ar8327_get_pad_cfg(struct ar8327_pad_cfg *cfg)
916 {
917         u32 t;
918
919         if (!cfg)
920                 return 0;
921
922         t = 0;
923         switch (cfg->mode) {
924         case AR8327_PAD_NC:
925                 break;
926
927         case AR8327_PAD_MAC2MAC_MII:
928                 t = AR8327_PAD_MAC_MII_EN;
929                 if (cfg->rxclk_sel)
930                         t |= AR8327_PAD_MAC_MII_RXCLK_SEL;
931                 if (cfg->txclk_sel)
932                         t |= AR8327_PAD_MAC_MII_TXCLK_SEL;
933                 break;
934
935         case AR8327_PAD_MAC2MAC_GMII:
936                 t = AR8327_PAD_MAC_GMII_EN;
937                 if (cfg->rxclk_sel)
938                         t |= AR8327_PAD_MAC_GMII_RXCLK_SEL;
939                 if (cfg->txclk_sel)
940                         t |= AR8327_PAD_MAC_GMII_TXCLK_SEL;
941                 break;
942
943         case AR8327_PAD_MAC_SGMII:
944                 t = AR8327_PAD_SGMII_EN;
945
946                 /*
947                  * WAR for the QUalcomm Atheros AP136 board.
948                  * It seems that RGMII TX/RX delay settings needs to be
949                  * applied for SGMII mode as well, The ethernet is not
950                  * reliable without this.
951                  */
952                 t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
953                 t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
954                 if (cfg->rxclk_delay_en)
955                         t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
956                 if (cfg->txclk_delay_en)
957                         t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
958
959                 if (cfg->sgmii_delay_en)
960                         t |= AR8327_PAD_SGMII_DELAY_EN;
961
962                 break;
963
964         case AR8327_PAD_MAC2PHY_MII:
965                 t = AR8327_PAD_PHY_MII_EN;
966                 if (cfg->rxclk_sel)
967                         t |= AR8327_PAD_PHY_MII_RXCLK_SEL;
968                 if (cfg->txclk_sel)
969                         t |= AR8327_PAD_PHY_MII_TXCLK_SEL;
970                 break;
971
972         case AR8327_PAD_MAC2PHY_GMII:
973                 t = AR8327_PAD_PHY_GMII_EN;
974                 if (cfg->pipe_rxclk_sel)
975                         t |= AR8327_PAD_PHY_GMII_PIPE_RXCLK_SEL;
976                 if (cfg->rxclk_sel)
977                         t |= AR8327_PAD_PHY_GMII_RXCLK_SEL;
978                 if (cfg->txclk_sel)
979                         t |= AR8327_PAD_PHY_GMII_TXCLK_SEL;
980                 break;
981
982         case AR8327_PAD_MAC_RGMII:
983                 t = AR8327_PAD_RGMII_EN;
984                 t |= cfg->txclk_delay_sel << AR8327_PAD_RGMII_TXCLK_DELAY_SEL_S;
985                 t |= cfg->rxclk_delay_sel << AR8327_PAD_RGMII_RXCLK_DELAY_SEL_S;
986                 if (cfg->rxclk_delay_en)
987                         t |= AR8327_PAD_RGMII_RXCLK_DELAY_EN;
988                 if (cfg->txclk_delay_en)
989                         t |= AR8327_PAD_RGMII_TXCLK_DELAY_EN;
990                 break;
991
992         case AR8327_PAD_PHY_GMII:
993                 t = AR8327_PAD_PHYX_GMII_EN;
994                 break;
995
996         case AR8327_PAD_PHY_RGMII:
997                 t = AR8327_PAD_PHYX_RGMII_EN;
998                 break;
999
1000         case AR8327_PAD_PHY_MII:
1001                 t = AR8327_PAD_PHYX_MII_EN;
1002                 break;
1003         }
1004
1005         return t;
1006 }
1007
1008 static void
1009 ar8327_phy_fixup(struct ar8xxx_priv *priv, int phy)
1010 {
1011         switch (priv->chip_rev) {
1012         case 1:
1013                 /* For 100M waveform */
1014                 ar8xxx_phy_dbg_write(priv, phy, 0, 0x02ea);
1015                 /* Turn on Gigabit clock */
1016                 ar8xxx_phy_dbg_write(priv, phy, 0x3d, 0x68a0);
1017                 break;
1018
1019         case 2:
1020                 ar8xxx_phy_mmd_write(priv, phy, 0x7, 0x3c);
1021                 ar8xxx_phy_mmd_write(priv, phy, 0x4007, 0x0);
1022                 /* fallthrough */
1023         case 4:
1024                 ar8xxx_phy_mmd_write(priv, phy, 0x3, 0x800d);
1025                 ar8xxx_phy_mmd_write(priv, phy, 0x4003, 0x803f);
1026
1027                 ar8xxx_phy_dbg_write(priv, phy, 0x3d, 0x6860);
1028                 ar8xxx_phy_dbg_write(priv, phy, 0x5, 0x2c46);
1029                 ar8xxx_phy_dbg_write(priv, phy, 0x3c, 0x6000);
1030                 break;
1031         }
1032 }
1033
1034 static u32
1035 ar8327_get_port_init_status(struct ar8327_port_cfg *cfg)
1036 {
1037         u32 t;
1038
1039         if (!cfg->force_link)
1040                 return AR8216_PORT_STATUS_LINK_AUTO;
1041
1042         t = AR8216_PORT_STATUS_TXMAC | AR8216_PORT_STATUS_RXMAC;
1043         t |= cfg->duplex ? AR8216_PORT_STATUS_DUPLEX : 0;
1044         t |= cfg->rxpause ? AR8216_PORT_STATUS_RXFLOW : 0;
1045         t |= cfg->txpause ? AR8216_PORT_STATUS_TXFLOW : 0;
1046
1047         switch (cfg->speed) {
1048         case AR8327_PORT_SPEED_10:
1049                 t |= AR8216_PORT_SPEED_10M;
1050                 break;
1051         case AR8327_PORT_SPEED_100:
1052                 t |= AR8216_PORT_SPEED_100M;
1053                 break;
1054         case AR8327_PORT_SPEED_1000:
1055                 t |= AR8216_PORT_SPEED_1000M;
1056                 break;
1057         }
1058
1059         return t;
1060 }
1061
1062 static int
1063 ar8327_hw_config_pdata(struct ar8xxx_priv *priv,
1064                        struct ar8327_platform_data *pdata)
1065 {
1066         struct ar8327_led_cfg *led_cfg;
1067         struct ar8327_data *data;
1068         u32 pos, new_pos;
1069         u32 t;
1070
1071         if (!pdata)
1072                 return -EINVAL;
1073
1074         priv->get_port_link = pdata->get_port_link;
1075
1076         data = &priv->chip_data.ar8327;
1077
1078         data->port0_status = ar8327_get_port_init_status(&pdata->port0_cfg);
1079         data->port6_status = ar8327_get_port_init_status(&pdata->port6_cfg);
1080
1081         t = ar8327_get_pad_cfg(pdata->pad0_cfg);
1082         priv->write(priv, AR8327_REG_PAD0_MODE, t);
1083         t = ar8327_get_pad_cfg(pdata->pad5_cfg);
1084         priv->write(priv, AR8327_REG_PAD5_MODE, t);
1085         t = ar8327_get_pad_cfg(pdata->pad6_cfg);
1086         priv->write(priv, AR8327_REG_PAD6_MODE, t);
1087
1088         pos = priv->read(priv, AR8327_REG_POWER_ON_STRIP);
1089         new_pos = pos;
1090
1091         led_cfg = pdata->led_cfg;
1092         if (led_cfg) {
1093                 if (led_cfg->open_drain)
1094                         new_pos |= AR8327_POWER_ON_STRIP_LED_OPEN_EN;
1095                 else
1096                         new_pos &= ~AR8327_POWER_ON_STRIP_LED_OPEN_EN;
1097
1098                 priv->write(priv, AR8327_REG_LED_CTRL0, led_cfg->led_ctrl0);
1099                 priv->write(priv, AR8327_REG_LED_CTRL1, led_cfg->led_ctrl1);
1100                 priv->write(priv, AR8327_REG_LED_CTRL2, led_cfg->led_ctrl2);
1101                 priv->write(priv, AR8327_REG_LED_CTRL3, led_cfg->led_ctrl3);
1102
1103                 if (new_pos != pos)
1104                         new_pos |= AR8327_POWER_ON_STRIP_POWER_ON_SEL;
1105         }
1106
1107         if (pdata->sgmii_cfg) {
1108                 t = pdata->sgmii_cfg->sgmii_ctrl;
1109                 if (priv->chip_rev == 1)
1110                         t |= AR8327_SGMII_CTRL_EN_PLL |
1111                              AR8327_SGMII_CTRL_EN_RX |
1112                              AR8327_SGMII_CTRL_EN_TX;
1113                 else
1114                         t &= ~(AR8327_SGMII_CTRL_EN_PLL |
1115                                AR8327_SGMII_CTRL_EN_RX |
1116                                AR8327_SGMII_CTRL_EN_TX);
1117
1118                 priv->write(priv, AR8327_REG_SGMII_CTRL, t);
1119
1120                 if (pdata->sgmii_cfg->serdes_aen)
1121                         new_pos &= ~AR8327_POWER_ON_STRIP_SERDES_AEN;
1122                 else
1123                         new_pos |= AR8327_POWER_ON_STRIP_SERDES_AEN;
1124         }
1125
1126         priv->write(priv, AR8327_REG_POWER_ON_STRIP, new_pos);
1127
1128         return 0;
1129 }
1130
1131 #ifdef CONFIG_OF
1132 static int
1133 ar8327_hw_config_of(struct ar8xxx_priv *priv, struct device_node *np)
1134 {
1135         const __be32 *paddr;
1136         int len;
1137         int i;
1138
1139         paddr = of_get_property(np, "qca,ar8327-initvals", &len);
1140         if (!paddr || len < (2 * sizeof(*paddr)))
1141                 return -EINVAL;
1142
1143         len /= sizeof(*paddr);
1144
1145         for (i = 0; i < len - 1; i += 2) {
1146                 u32 reg;
1147                 u32 val;
1148
1149                 reg = be32_to_cpup(paddr + i);
1150                 val = be32_to_cpup(paddr + i + 1);
1151
1152                 switch (reg) {
1153                 case AR8327_REG_PORT_STATUS(0):
1154                         priv->chip_data.ar8327.port0_status = val;
1155                         break;
1156                 case AR8327_REG_PORT_STATUS(6):
1157                         priv->chip_data.ar8327.port6_status = val;
1158                         break;
1159                 default:
1160                         priv->write(priv, reg, val);
1161                         break;
1162                 }
1163         }
1164
1165         return 0;
1166 }
1167 #else
1168 static inline int
1169 ar8327_hw_config_of(struct ar8xxx_priv *priv, struct device_node *np)
1170 {
1171         return -EINVAL;
1172 }
1173 #endif
1174
1175 static int
1176 ar8327_hw_init(struct ar8xxx_priv *priv)
1177 {
1178         struct mii_bus *bus;
1179         int ret;
1180         int i;
1181
1182         if (priv->phy->dev.of_node)
1183                 ret = ar8327_hw_config_of(priv, priv->phy->dev.of_node);
1184         else
1185                 ret = ar8327_hw_config_pdata(priv,
1186                                              priv->phy->dev.platform_data);
1187
1188         if (ret)
1189                 return ret;
1190
1191         bus = priv->mii_bus;
1192         for (i = 0; i < AR8327_NUM_PHYS; i++) {
1193                 ar8327_phy_fixup(priv, i);
1194
1195                 /* start aneg on the PHY */
1196                 mdiobus_write(bus, i, MII_ADVERTISE, ADVERTISE_ALL |
1197                                                      ADVERTISE_PAUSE_CAP |
1198                                                      ADVERTISE_PAUSE_ASYM);
1199                 mdiobus_write(bus, i, MII_CTRL1000, ADVERTISE_1000FULL);
1200                 mdiobus_write(bus, i, MII_BMCR, BMCR_RESET | BMCR_ANENABLE);
1201         }
1202
1203         msleep(1000);
1204
1205         return 0;
1206 }
1207
1208 static void
1209 ar8327_init_globals(struct ar8xxx_priv *priv)
1210 {
1211         u32 t;
1212
1213         /* enable CPU port and disable mirror port */
1214         t = AR8327_FWD_CTRL0_CPU_PORT_EN |
1215             AR8327_FWD_CTRL0_MIRROR_PORT;
1216         priv->write(priv, AR8327_REG_FWD_CTRL0, t);
1217
1218         /* forward multicast and broadcast frames to CPU */
1219         t = (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_UC_FLOOD_S) |
1220             (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_MC_FLOOD_S) |
1221             (AR8327_PORTS_ALL << AR8327_FWD_CTRL1_BC_FLOOD_S);
1222         priv->write(priv, AR8327_REG_FWD_CTRL1, t);
1223
1224         /* setup MTU */
1225         ar8xxx_rmw(priv, AR8327_REG_MAX_FRAME_SIZE,
1226                    AR8327_MAX_FRAME_SIZE_MTU, 1518 + 8 + 2);
1227
1228         /* Enable MIB counters */
1229         ar8xxx_reg_set(priv, AR8327_REG_MODULE_EN,
1230                        AR8327_MODULE_EN_MIB);
1231 }
1232
1233 static void
1234 ar8327_init_port(struct ar8xxx_priv *priv, int port)
1235 {
1236         u32 t;
1237
1238         if (port == AR8216_PORT_CPU)
1239                 t = priv->chip_data.ar8327.port0_status;
1240         else if (port == 6)
1241                 t = priv->chip_data.ar8327.port6_status;
1242         else
1243                 t = AR8216_PORT_STATUS_LINK_AUTO;
1244
1245         priv->write(priv, AR8327_REG_PORT_STATUS(port), t);
1246         priv->write(priv, AR8327_REG_PORT_HEADER(port), 0);
1247
1248         t = 1 << AR8327_PORT_VLAN0_DEF_SVID_S;
1249         t |= 1 << AR8327_PORT_VLAN0_DEF_CVID_S;
1250         priv->write(priv, AR8327_REG_PORT_VLAN0(port), t);
1251
1252         t = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH << AR8327_PORT_VLAN1_OUT_MODE_S;
1253         priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
1254
1255         t = AR8327_PORT_LOOKUP_LEARN;
1256         t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
1257         priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
1258 }
1259
1260 static u32
1261 ar8327_read_port_status(struct ar8xxx_priv *priv, int port)
1262 {
1263         return priv->read(priv, AR8327_REG_PORT_STATUS(port));
1264 }
1265
1266 static int
1267 ar8327_atu_flush(struct ar8xxx_priv *priv)
1268 {
1269         int ret;
1270
1271         ret = ar8216_wait_bit(priv, AR8327_REG_ATU_FUNC,
1272                               AR8327_ATU_FUNC_BUSY, 0);
1273         if (!ret)
1274                 priv->write(priv, AR8327_REG_ATU_FUNC,
1275                             AR8327_ATU_FUNC_OP_FLUSH);
1276
1277         return ret;
1278 }
1279
1280 static void
1281 ar8327_vtu_op(struct ar8xxx_priv *priv, u32 op, u32 val)
1282 {
1283         if (ar8216_wait_bit(priv, AR8327_REG_VTU_FUNC1,
1284                             AR8327_VTU_FUNC1_BUSY, 0))
1285                 return;
1286
1287         if ((op & AR8327_VTU_FUNC1_OP) == AR8327_VTU_FUNC1_OP_LOAD)
1288                 priv->write(priv, AR8327_REG_VTU_FUNC0, val);
1289
1290         op |= AR8327_VTU_FUNC1_BUSY;
1291         priv->write(priv, AR8327_REG_VTU_FUNC1, op);
1292 }
1293
1294 static void
1295 ar8327_vtu_flush(struct ar8xxx_priv *priv)
1296 {
1297         ar8327_vtu_op(priv, AR8327_VTU_FUNC1_OP_FLUSH, 0);
1298 }
1299
1300 static void
1301 ar8327_vtu_load_vlan(struct ar8xxx_priv *priv, u32 vid, u32 port_mask)
1302 {
1303         u32 op;
1304         u32 val;
1305         int i;
1306
1307         op = AR8327_VTU_FUNC1_OP_LOAD | (vid << AR8327_VTU_FUNC1_VID_S);
1308         val = AR8327_VTU_FUNC0_VALID | AR8327_VTU_FUNC0_IVL;
1309         for (i = 0; i < AR8327_NUM_PORTS; i++) {
1310                 u32 mode;
1311
1312                 if ((port_mask & BIT(i)) == 0)
1313                         mode = AR8327_VTU_FUNC0_EG_MODE_NOT;
1314                 else if (priv->vlan == 0)
1315                         mode = AR8327_VTU_FUNC0_EG_MODE_KEEP;
1316                 else if (priv->vlan_tagged & BIT(i))
1317                         mode = AR8327_VTU_FUNC0_EG_MODE_TAG;
1318                 else
1319                         mode = AR8327_VTU_FUNC0_EG_MODE_UNTAG;
1320
1321                 val |= mode << AR8327_VTU_FUNC0_EG_MODE_S(i);
1322         }
1323         ar8327_vtu_op(priv, op, val);
1324 }
1325
1326 static void
1327 ar8327_setup_port(struct ar8xxx_priv *priv, int port, u32 egress, u32 ingress,
1328                   u32 members, u32 pvid)
1329 {
1330         u32 t;
1331         u32 mode;
1332
1333         t = pvid << AR8327_PORT_VLAN0_DEF_SVID_S;
1334         t |= pvid << AR8327_PORT_VLAN0_DEF_CVID_S;
1335         priv->write(priv, AR8327_REG_PORT_VLAN0(port), t);
1336
1337         mode = AR8327_PORT_VLAN1_OUT_MODE_UNMOD;
1338         switch (egress) {
1339         case AR8216_OUT_KEEP:
1340                 mode = AR8327_PORT_VLAN1_OUT_MODE_UNTOUCH;
1341                 break;
1342         case AR8216_OUT_STRIP_VLAN:
1343                 mode = AR8327_PORT_VLAN1_OUT_MODE_UNTAG;
1344                 break;
1345         case AR8216_OUT_ADD_VLAN:
1346                 mode = AR8327_PORT_VLAN1_OUT_MODE_TAG;
1347                 break;
1348         }
1349
1350         t = AR8327_PORT_VLAN1_PORT_VLAN_PROP;
1351         t |= mode << AR8327_PORT_VLAN1_OUT_MODE_S;
1352         priv->write(priv, AR8327_REG_PORT_VLAN1(port), t);
1353
1354         t = members;
1355         t |= AR8327_PORT_LOOKUP_LEARN;
1356         t |= ingress << AR8327_PORT_LOOKUP_IN_MODE_S;
1357         t |= AR8216_PORT_STATE_FORWARD << AR8327_PORT_LOOKUP_STATE_S;
1358         priv->write(priv, AR8327_REG_PORT_LOOKUP(port), t);
1359 }
1360
1361 static const struct ar8xxx_chip ar8327_chip = {
1362         .caps = AR8XXX_CAP_GIGE | AR8XXX_CAP_MIB_COUNTERS,
1363         .hw_init = ar8327_hw_init,
1364         .init_globals = ar8327_init_globals,
1365         .init_port = ar8327_init_port,
1366         .setup_port = ar8327_setup_port,
1367         .read_port_status = ar8327_read_port_status,
1368         .atu_flush = ar8327_atu_flush,
1369         .vtu_flush = ar8327_vtu_flush,
1370         .vtu_load_vlan = ar8327_vtu_load_vlan,
1371
1372         .num_mibs = ARRAY_SIZE(ar8236_mibs),
1373         .mib_decs = ar8236_mibs,
1374 };
1375
1376 static int
1377 ar8xxx_sw_set_vlan(struct switch_dev *dev, const struct switch_attr *attr,
1378                    struct switch_val *val)
1379 {
1380         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1381         priv->vlan = !!val->value.i;
1382         return 0;
1383 }
1384
1385 static int
1386 ar8xxx_sw_get_vlan(struct switch_dev *dev, const struct switch_attr *attr,
1387                    struct switch_val *val)
1388 {
1389         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1390         val->value.i = priv->vlan;
1391         return 0;
1392 }
1393
1394
1395 static int
1396 ar8xxx_sw_set_pvid(struct switch_dev *dev, int port, int vlan)
1397 {
1398         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1399
1400         /* make sure no invalid PVIDs get set */
1401
1402         if (vlan >= dev->vlans)
1403                 return -EINVAL;
1404
1405         priv->pvid[port] = vlan;
1406         return 0;
1407 }
1408
1409 static int
1410 ar8xxx_sw_get_pvid(struct switch_dev *dev, int port, int *vlan)
1411 {
1412         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1413         *vlan = priv->pvid[port];
1414         return 0;
1415 }
1416
1417 static int
1418 ar8xxx_sw_set_vid(struct switch_dev *dev, const struct switch_attr *attr,
1419                   struct switch_val *val)
1420 {
1421         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1422         priv->vlan_id[val->port_vlan] = val->value.i;
1423         return 0;
1424 }
1425
1426 static int
1427 ar8xxx_sw_get_vid(struct switch_dev *dev, const struct switch_attr *attr,
1428                   struct switch_val *val)
1429 {
1430         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1431         val->value.i = priv->vlan_id[val->port_vlan];
1432         return 0;
1433 }
1434
1435 static int
1436 ar8xxx_sw_get_port_link(struct switch_dev *dev, int port,
1437                         struct switch_port_link *link)
1438 {
1439         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1440
1441         ar8216_read_port_link(priv, port, link);
1442         return 0;
1443 }
1444
1445 static int
1446 ar8xxx_sw_get_ports(struct switch_dev *dev, struct switch_val *val)
1447 {
1448         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1449         u8 ports = priv->vlan_table[val->port_vlan];
1450         int i;
1451
1452         val->len = 0;
1453         for (i = 0; i < dev->ports; i++) {
1454                 struct switch_port *p;
1455
1456                 if (!(ports & (1 << i)))
1457                         continue;
1458
1459                 p = &val->value.ports[val->len++];
1460                 p->id = i;
1461                 if (priv->vlan_tagged & (1 << i))
1462                         p->flags = (1 << SWITCH_PORT_FLAG_TAGGED);
1463                 else
1464                         p->flags = 0;
1465         }
1466         return 0;
1467 }
1468
1469 static int
1470 ar8xxx_sw_set_ports(struct switch_dev *dev, struct switch_val *val)
1471 {
1472         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1473         u8 *vt = &priv->vlan_table[val->port_vlan];
1474         int i, j;
1475
1476         *vt = 0;
1477         for (i = 0; i < val->len; i++) {
1478                 struct switch_port *p = &val->value.ports[i];
1479
1480                 if (p->flags & (1 << SWITCH_PORT_FLAG_TAGGED)) {
1481                         priv->vlan_tagged |= (1 << p->id);
1482                 } else {
1483                         priv->vlan_tagged &= ~(1 << p->id);
1484                         priv->pvid[p->id] = val->port_vlan;
1485
1486                         /* make sure that an untagged port does not
1487                          * appear in other vlans */
1488                         for (j = 0; j < AR8X16_MAX_VLANS; j++) {
1489                                 if (j == val->port_vlan)
1490                                         continue;
1491                                 priv->vlan_table[j] &= ~(1 << p->id);
1492                         }
1493                 }
1494
1495                 *vt |= 1 << p->id;
1496         }
1497         return 0;
1498 }
1499
1500 static void
1501 ar8327_set_mirror_regs(struct ar8xxx_priv *priv)
1502 {
1503         int port;
1504
1505         /* reset all mirror registers */
1506         ar8xxx_rmw(priv, AR8327_REG_FWD_CTRL0,
1507                    AR8327_FWD_CTRL0_MIRROR_PORT,
1508                    (0xF << AR8327_FWD_CTRL0_MIRROR_PORT_S));
1509         for (port = 0; port < AR8327_NUM_PORTS; port++) {
1510                 ar8xxx_rmw(priv, AR8327_REG_PORT_LOOKUP(port),
1511                            AR8327_PORT_LOOKUP_ING_MIRROR_EN,
1512                            0);
1513
1514                 ar8xxx_rmw(priv, AR8327_REG_PORT_HOL_CTRL1(port),
1515                            AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN,
1516                            0);
1517         }
1518
1519         /* now enable mirroring if necessary */
1520         if (priv->source_port >= AR8327_NUM_PORTS ||
1521             priv->monitor_port >= AR8327_NUM_PORTS ||
1522             priv->source_port == priv->monitor_port) {
1523                 return;
1524         }
1525
1526         ar8xxx_rmw(priv, AR8327_REG_FWD_CTRL0,
1527                    AR8327_FWD_CTRL0_MIRROR_PORT,
1528                    (priv->monitor_port << AR8327_FWD_CTRL0_MIRROR_PORT_S));
1529
1530         if (priv->mirror_rx)
1531                 ar8xxx_rmw(priv, AR8327_REG_PORT_LOOKUP(priv->source_port),
1532                            AR8327_PORT_LOOKUP_ING_MIRROR_EN,
1533                            AR8327_PORT_LOOKUP_ING_MIRROR_EN);
1534
1535         if (priv->mirror_tx)
1536                 ar8xxx_rmw(priv, AR8327_REG_PORT_HOL_CTRL1(priv->source_port),
1537                            AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN,
1538                            AR8327_PORT_HOL_CTRL1_EG_MIRROR_EN);
1539 }
1540
1541 static void
1542 ar8216_set_mirror_regs(struct ar8xxx_priv *priv)
1543 {
1544         int port;
1545
1546         /* reset all mirror registers */
1547         ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
1548                    AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
1549                    (0xF << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
1550         for (port = 0; port < AR8216_NUM_PORTS; port++) {
1551                 ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
1552                            AR8216_PORT_CTRL_MIRROR_RX,
1553                            0);
1554
1555                 ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(port),
1556                            AR8216_PORT_CTRL_MIRROR_TX,
1557                            0);
1558         }
1559
1560         /* now enable mirroring if necessary */
1561         if (priv->source_port >= AR8216_NUM_PORTS ||
1562             priv->monitor_port >= AR8216_NUM_PORTS ||
1563             priv->source_port == priv->monitor_port) {
1564                 return;
1565         }
1566
1567         ar8xxx_rmw(priv, AR8216_REG_GLOBAL_CPUPORT,
1568                    AR8216_GLOBAL_CPUPORT_MIRROR_PORT,
1569                    (priv->monitor_port << AR8216_GLOBAL_CPUPORT_MIRROR_PORT_S));
1570
1571         if (priv->mirror_rx)
1572                 ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(priv->source_port),
1573                            AR8216_PORT_CTRL_MIRROR_RX,
1574                            AR8216_PORT_CTRL_MIRROR_RX);
1575
1576         if (priv->mirror_tx)
1577                 ar8xxx_rmw(priv, AR8216_REG_PORT_CTRL(priv->source_port),
1578                            AR8216_PORT_CTRL_MIRROR_TX,
1579                            AR8216_PORT_CTRL_MIRROR_TX);
1580 }
1581
1582 static void
1583 ar8xxx_set_mirror_regs(struct ar8xxx_priv *priv)
1584 {
1585         if (chip_is_ar8327(priv)) {
1586                 ar8327_set_mirror_regs(priv);
1587         } else {
1588                 ar8216_set_mirror_regs(priv);
1589         }
1590 }
1591
1592 static int
1593 ar8xxx_sw_hw_apply(struct switch_dev *dev)
1594 {
1595         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1596         u8 portmask[AR8X16_MAX_PORTS];
1597         int i, j;
1598
1599         mutex_lock(&priv->reg_mutex);
1600         /* flush all vlan translation unit entries */
1601         priv->chip->vtu_flush(priv);
1602
1603         memset(portmask, 0, sizeof(portmask));
1604         if (!priv->init) {
1605                 /* calculate the port destination masks and load vlans
1606                  * into the vlan translation unit */
1607                 for (j = 0; j < AR8X16_MAX_VLANS; j++) {
1608                         u8 vp = priv->vlan_table[j];
1609
1610                         if (!vp)
1611                                 continue;
1612
1613                         for (i = 0; i < dev->ports; i++) {
1614                                 u8 mask = (1 << i);
1615                                 if (vp & mask)
1616                                         portmask[i] |= vp & ~mask;
1617                         }
1618
1619                         priv->chip->vtu_load_vlan(priv, priv->vlan_id[j],
1620                                                  priv->vlan_table[j]);
1621                 }
1622         } else {
1623                 /* vlan disabled:
1624                  * isolate all ports, but connect them to the cpu port */
1625                 for (i = 0; i < dev->ports; i++) {
1626                         if (i == AR8216_PORT_CPU)
1627                                 continue;
1628
1629                         portmask[i] = 1 << AR8216_PORT_CPU;
1630                         portmask[AR8216_PORT_CPU] |= (1 << i);
1631                 }
1632         }
1633
1634         /* update the port destination mask registers and tag settings */
1635         for (i = 0; i < dev->ports; i++) {
1636                 int egress, ingress;
1637                 int pvid;
1638
1639                 if (priv->vlan) {
1640                         pvid = priv->vlan_id[priv->pvid[i]];
1641                         if (priv->vlan_tagged & (1 << i))
1642                                 egress = AR8216_OUT_ADD_VLAN;
1643                         else
1644                                 egress = AR8216_OUT_STRIP_VLAN;
1645                         ingress = AR8216_IN_SECURE;
1646                 } else {
1647                         pvid = i;
1648                         egress = AR8216_OUT_KEEP;
1649                         ingress = AR8216_IN_PORT_ONLY;
1650                 }
1651
1652                 priv->chip->setup_port(priv, i, egress, ingress, portmask[i],
1653                                        pvid);
1654         }
1655
1656         ar8xxx_set_mirror_regs(priv);
1657
1658         mutex_unlock(&priv->reg_mutex);
1659         return 0;
1660 }
1661
1662 static int
1663 ar8xxx_sw_reset_switch(struct switch_dev *dev)
1664 {
1665         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1666         int i;
1667
1668         mutex_lock(&priv->reg_mutex);
1669         memset(&priv->vlan, 0, sizeof(struct ar8xxx_priv) -
1670                 offsetof(struct ar8xxx_priv, vlan));
1671
1672         for (i = 0; i < AR8X16_MAX_VLANS; i++)
1673                 priv->vlan_id[i] = i;
1674
1675         /* Configure all ports */
1676         for (i = 0; i < dev->ports; i++)
1677                 priv->chip->init_port(priv, i);
1678
1679         priv->mirror_rx = false;
1680         priv->mirror_tx = false;
1681         priv->source_port = 0;
1682         priv->monitor_port = 0;
1683
1684         priv->chip->init_globals(priv);
1685
1686         mutex_unlock(&priv->reg_mutex);
1687
1688         return ar8xxx_sw_hw_apply(dev);
1689 }
1690
1691 static int
1692 ar8xxx_sw_set_reset_mibs(struct switch_dev *dev,
1693                          const struct switch_attr *attr,
1694                          struct switch_val *val)
1695 {
1696         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1697         unsigned int len;
1698         int ret;
1699
1700         if (!ar8xxx_has_mib_counters(priv))
1701                 return -EOPNOTSUPP;
1702
1703         mutex_lock(&priv->mib_lock);
1704
1705         len = priv->dev.ports * priv->chip->num_mibs *
1706               sizeof(*priv->mib_stats);
1707         memset(priv->mib_stats, '\0', len);
1708         ret = ar8xxx_mib_flush(priv);
1709         if (ret)
1710                 goto unlock;
1711
1712         ret = 0;
1713
1714 unlock:
1715         mutex_unlock(&priv->mib_lock);
1716         return ret;
1717 }
1718
1719 static int
1720 ar8xxx_sw_set_mirror_rx_enable(struct switch_dev *dev,
1721                                const struct switch_attr *attr,
1722                                struct switch_val *val)
1723 {
1724         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1725
1726         mutex_lock(&priv->reg_mutex);
1727         priv->mirror_rx = !!val->value.i;
1728         ar8xxx_set_mirror_regs(priv);
1729         mutex_unlock(&priv->reg_mutex);
1730
1731         return 0;
1732 }
1733
1734 static int
1735 ar8xxx_sw_get_mirror_rx_enable(struct switch_dev *dev,
1736                                const struct switch_attr *attr,
1737                                struct switch_val *val)
1738 {
1739         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1740         val->value.i = priv->mirror_rx;
1741         return 0;
1742 }
1743
1744 static int
1745 ar8xxx_sw_set_mirror_tx_enable(struct switch_dev *dev,
1746                                const struct switch_attr *attr,
1747                                struct switch_val *val)
1748 {
1749         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1750
1751         mutex_lock(&priv->reg_mutex);
1752         priv->mirror_tx = !!val->value.i;
1753         ar8xxx_set_mirror_regs(priv);
1754         mutex_unlock(&priv->reg_mutex);
1755
1756         return 0;
1757 }
1758
1759 static int
1760 ar8xxx_sw_get_mirror_tx_enable(struct switch_dev *dev,
1761                                const struct switch_attr *attr,
1762                                struct switch_val *val)
1763 {
1764         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1765         val->value.i = priv->mirror_tx;
1766         return 0;
1767 }
1768
1769 static int
1770 ar8xxx_sw_set_mirror_monitor_port(struct switch_dev *dev,
1771                                   const struct switch_attr *attr,
1772                                   struct switch_val *val)
1773 {
1774         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1775
1776         mutex_lock(&priv->reg_mutex);
1777         priv->monitor_port = val->value.i;
1778         ar8xxx_set_mirror_regs(priv);
1779         mutex_unlock(&priv->reg_mutex);
1780
1781         return 0;
1782 }
1783
1784 static int
1785 ar8xxx_sw_get_mirror_monitor_port(struct switch_dev *dev,
1786                                   const struct switch_attr *attr,
1787                                   struct switch_val *val)
1788 {
1789         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1790         val->value.i = priv->monitor_port;
1791         return 0;
1792 }
1793
1794 static int
1795 ar8xxx_sw_set_mirror_source_port(struct switch_dev *dev,
1796                                  const struct switch_attr *attr,
1797                                  struct switch_val *val)
1798 {
1799         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1800
1801         mutex_lock(&priv->reg_mutex);
1802         priv->source_port = val->value.i;
1803         ar8xxx_set_mirror_regs(priv);
1804         mutex_unlock(&priv->reg_mutex);
1805
1806         return 0;
1807 }
1808
1809 static int
1810 ar8xxx_sw_get_mirror_source_port(struct switch_dev *dev,
1811                                  const struct switch_attr *attr,
1812                                  struct switch_val *val)
1813 {
1814         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1815         val->value.i = priv->source_port;
1816         return 0;
1817 }
1818
1819 static int
1820 ar8xxx_sw_set_port_reset_mib(struct switch_dev *dev,
1821                              const struct switch_attr *attr,
1822                              struct switch_val *val)
1823 {
1824         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1825         int port;
1826         int ret;
1827
1828         if (!ar8xxx_has_mib_counters(priv))
1829                 return -EOPNOTSUPP;
1830
1831         port = val->port_vlan;
1832         if (port >= dev->ports)
1833                 return -EINVAL;
1834
1835         mutex_lock(&priv->mib_lock);
1836         ret = ar8xxx_mib_capture(priv);
1837         if (ret)
1838                 goto unlock;
1839
1840         ar8xxx_mib_fetch_port_stat(priv, port, true);
1841
1842         ret = 0;
1843
1844 unlock:
1845         mutex_unlock(&priv->mib_lock);
1846         return ret;
1847 }
1848
1849 static int
1850 ar8xxx_sw_get_port_mib(struct switch_dev *dev,
1851                        const struct switch_attr *attr,
1852                        struct switch_val *val)
1853 {
1854         struct ar8xxx_priv *priv = swdev_to_ar8xxx(dev);
1855         const struct ar8xxx_chip *chip = priv->chip;
1856         u64 *mib_stats;
1857         int port;
1858         int ret;
1859         char *buf = priv->buf;
1860         int i, len = 0;
1861
1862         if (!ar8xxx_has_mib_counters(priv))
1863                 return -EOPNOTSUPP;
1864
1865         port = val->port_vlan;
1866         if (port >= dev->ports)
1867                 return -EINVAL;
1868
1869         mutex_lock(&priv->mib_lock);
1870         ret = ar8xxx_mib_capture(priv);
1871         if (ret)
1872                 goto unlock;
1873
1874         ar8xxx_mib_fetch_port_stat(priv, port, false);
1875
1876         len += snprintf(buf + len, sizeof(priv->buf) - len,
1877                         "Port %d MIB counters\n",
1878                         port);
1879
1880         mib_stats = &priv->mib_stats[port * chip->num_mibs];
1881         for (i = 0; i < chip->num_mibs; i++)
1882                 len += snprintf(buf + len, sizeof(priv->buf) - len,
1883                                 "%-12s: %llu\n",
1884                                 chip->mib_decs[i].name,
1885                                 mib_stats[i]);
1886
1887         val->value.s = buf;
1888         val->len = len;
1889
1890         ret = 0;
1891
1892 unlock:
1893         mutex_unlock(&priv->mib_lock);
1894         return ret;
1895 }
1896
1897 static struct switch_attr ar8xxx_sw_attr_globals[] = {
1898         {
1899                 .type = SWITCH_TYPE_INT,
1900                 .name = "enable_vlan",
1901                 .description = "Enable VLAN mode",
1902                 .set = ar8xxx_sw_set_vlan,
1903                 .get = ar8xxx_sw_get_vlan,
1904                 .max = 1
1905         },
1906         {
1907                 .type = SWITCH_TYPE_NOVAL,
1908                 .name = "reset_mibs",
1909                 .description = "Reset all MIB counters",
1910                 .set = ar8xxx_sw_set_reset_mibs,
1911         },
1912         {
1913                 .type = SWITCH_TYPE_INT,
1914                 .name = "enable_mirror_rx",
1915                 .description = "Enable mirroring of RX packets",
1916                 .set = ar8xxx_sw_set_mirror_rx_enable,
1917                 .get = ar8xxx_sw_get_mirror_rx_enable,
1918                 .max = 1
1919         },
1920         {
1921                 .type = SWITCH_TYPE_INT,
1922                 .name = "enable_mirror_tx",
1923                 .description = "Enable mirroring of TX packets",
1924                 .set = ar8xxx_sw_set_mirror_tx_enable,
1925                 .get = ar8xxx_sw_get_mirror_tx_enable,
1926                 .max = 1
1927         },
1928         {
1929                 .type = SWITCH_TYPE_INT,
1930                 .name = "mirror_monitor_port",
1931                 .description = "Mirror monitor port",
1932                 .set = ar8xxx_sw_set_mirror_monitor_port,
1933                 .get = ar8xxx_sw_get_mirror_monitor_port,
1934                 .max = AR8216_NUM_PORTS - 1
1935         },
1936         {
1937                 .type = SWITCH_TYPE_INT,
1938                 .name = "mirror_source_port",
1939                 .description = "Mirror source port",
1940                 .set = ar8xxx_sw_set_mirror_source_port,
1941                 .get = ar8xxx_sw_get_mirror_source_port,
1942                 .max = AR8216_NUM_PORTS - 1
1943         },
1944 };
1945
1946 static struct switch_attr ar8327_sw_attr_globals[] = {
1947         {
1948                 .type = SWITCH_TYPE_INT,
1949                 .name = "enable_vlan",
1950                 .description = "Enable VLAN mode",
1951                 .set = ar8xxx_sw_set_vlan,
1952                 .get = ar8xxx_sw_get_vlan,
1953                 .max = 1
1954         },
1955         {
1956                 .type = SWITCH_TYPE_NOVAL,
1957                 .name = "reset_mibs",
1958                 .description = "Reset all MIB counters",
1959                 .set = ar8xxx_sw_set_reset_mibs,
1960         },
1961         {
1962                 .type = SWITCH_TYPE_INT,
1963                 .name = "enable_mirror_rx",
1964                 .description = "Enable mirroring of RX packets",
1965                 .set = ar8xxx_sw_set_mirror_rx_enable,
1966                 .get = ar8xxx_sw_get_mirror_rx_enable,
1967                 .max = 1
1968         },
1969         {
1970                 .type = SWITCH_TYPE_INT,
1971                 .name = "enable_mirror_tx",
1972                 .description = "Enable mirroring of TX packets",
1973                 .set = ar8xxx_sw_set_mirror_tx_enable,
1974                 .get = ar8xxx_sw_get_mirror_tx_enable,
1975                 .max = 1
1976         },
1977         {
1978                 .type = SWITCH_TYPE_INT,
1979                 .name = "mirror_monitor_port",
1980                 .description = "Mirror monitor port",
1981                 .set = ar8xxx_sw_set_mirror_monitor_port,
1982                 .get = ar8xxx_sw_get_mirror_monitor_port,
1983                 .max = AR8327_NUM_PORTS - 1
1984         },
1985         {
1986                 .type = SWITCH_TYPE_INT,
1987                 .name = "mirror_source_port",
1988                 .description = "Mirror source port",
1989                 .set = ar8xxx_sw_set_mirror_source_port,
1990                 .get = ar8xxx_sw_get_mirror_source_port,
1991                 .max = AR8327_NUM_PORTS - 1
1992         },
1993 };
1994
1995 static struct switch_attr ar8xxx_sw_attr_port[] = {
1996         {
1997                 .type = SWITCH_TYPE_NOVAL,
1998                 .name = "reset_mib",
1999                 .description = "Reset single port MIB counters",
2000                 .set = ar8xxx_sw_set_port_reset_mib,
2001         },
2002         {
2003                 .type = SWITCH_TYPE_STRING,
2004                 .name = "mib",
2005                 .description = "Get port's MIB counters",
2006                 .set = NULL,
2007                 .get = ar8xxx_sw_get_port_mib,
2008         },
2009 };
2010
2011 static struct switch_attr ar8xxx_sw_attr_vlan[] = {
2012         {
2013                 .type = SWITCH_TYPE_INT,
2014                 .name = "vid",
2015                 .description = "VLAN ID (0-4094)",
2016                 .set = ar8xxx_sw_set_vid,
2017                 .get = ar8xxx_sw_get_vid,
2018                 .max = 4094,
2019         },
2020 };
2021
2022 static const struct switch_dev_ops ar8xxx_sw_ops = {
2023         .attr_global = {
2024                 .attr = ar8xxx_sw_attr_globals,
2025                 .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_globals),
2026         },
2027         .attr_port = {
2028                 .attr = ar8xxx_sw_attr_port,
2029                 .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_port),
2030         },
2031         .attr_vlan = {
2032                 .attr = ar8xxx_sw_attr_vlan,
2033                 .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_vlan),
2034         },
2035         .get_port_pvid = ar8xxx_sw_get_pvid,
2036         .set_port_pvid = ar8xxx_sw_set_pvid,
2037         .get_vlan_ports = ar8xxx_sw_get_ports,
2038         .set_vlan_ports = ar8xxx_sw_set_ports,
2039         .apply_config = ar8xxx_sw_hw_apply,
2040         .reset_switch = ar8xxx_sw_reset_switch,
2041         .get_port_link = ar8xxx_sw_get_port_link,
2042 };
2043
2044 static const struct switch_dev_ops ar8327_sw_ops = {
2045         .attr_global = {
2046                 .attr = ar8327_sw_attr_globals,
2047                 .n_attr = ARRAY_SIZE(ar8327_sw_attr_globals),
2048         },
2049         .attr_port = {
2050                 .attr = ar8xxx_sw_attr_port,
2051                 .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_port),
2052         },
2053         .attr_vlan = {
2054                 .attr = ar8xxx_sw_attr_vlan,
2055                 .n_attr = ARRAY_SIZE(ar8xxx_sw_attr_vlan),
2056         },
2057         .get_port_pvid = ar8xxx_sw_get_pvid,
2058         .set_port_pvid = ar8xxx_sw_set_pvid,
2059         .get_vlan_ports = ar8xxx_sw_get_ports,
2060         .set_vlan_ports = ar8xxx_sw_set_ports,
2061         .apply_config = ar8xxx_sw_hw_apply,
2062         .reset_switch = ar8xxx_sw_reset_switch,
2063         .get_port_link = ar8xxx_sw_get_port_link,
2064 };
2065
2066 static int
2067 ar8xxx_id_chip(struct ar8xxx_priv *priv)
2068 {
2069         u32 val;
2070         u16 id;
2071         int i;
2072
2073         val = priv->read(priv, AR8216_REG_CTRL);
2074         if (val == ~0)
2075                 return -ENODEV;
2076
2077         id = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
2078         for (i = 0; i < AR8X16_PROBE_RETRIES; i++) {
2079                 u16 t;
2080
2081                 val = priv->read(priv, AR8216_REG_CTRL);
2082                 if (val == ~0)
2083                         return -ENODEV;
2084
2085                 t = val & (AR8216_CTRL_REVISION | AR8216_CTRL_VERSION);
2086                 if (t != id)
2087                         return -ENODEV;
2088         }
2089
2090         priv->chip_ver = (id & AR8216_CTRL_VERSION) >> AR8216_CTRL_VERSION_S;
2091         priv->chip_rev = (id & AR8216_CTRL_REVISION);
2092
2093         switch (priv->chip_ver) {
2094         case AR8XXX_VER_AR8216:
2095                 priv->chip = &ar8216_chip;
2096                 break;
2097         case AR8XXX_VER_AR8236:
2098                 priv->chip = &ar8236_chip;
2099                 break;
2100         case AR8XXX_VER_AR8316:
2101                 priv->chip = &ar8316_chip;
2102                 break;
2103         case AR8XXX_VER_AR8327:
2104                 priv->mii_lo_first = true;
2105                 priv->chip = &ar8327_chip;
2106                 break;
2107         default:
2108                 pr_err("ar8216: Unknown Atheros device [ver=%d, rev=%d]\n",
2109                        priv->chip_ver, priv->chip_rev);
2110
2111                 return -ENODEV;
2112         }
2113
2114         return 0;
2115 }
2116
2117 static void
2118 ar8xxx_mib_work_func(struct work_struct *work)
2119 {
2120         struct ar8xxx_priv *priv;
2121         int err;
2122
2123         priv = container_of(work, struct ar8xxx_priv, mib_work.work);
2124
2125         mutex_lock(&priv->mib_lock);
2126
2127         err = ar8xxx_mib_capture(priv);
2128         if (err)
2129                 goto next_port;
2130
2131         ar8xxx_mib_fetch_port_stat(priv, priv->mib_next_port, false);
2132
2133 next_port:
2134         priv->mib_next_port++;
2135         if (priv->mib_next_port >= priv->dev.ports)
2136                 priv->mib_next_port = 0;
2137
2138         mutex_unlock(&priv->mib_lock);
2139         schedule_delayed_work(&priv->mib_work,
2140                               msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
2141 }
2142
2143 static int
2144 ar8xxx_mib_init(struct ar8xxx_priv *priv)
2145 {
2146         unsigned int len;
2147
2148         if (!ar8xxx_has_mib_counters(priv))
2149                 return 0;
2150
2151         BUG_ON(!priv->chip->mib_decs || !priv->chip->num_mibs);
2152
2153         len = priv->dev.ports * priv->chip->num_mibs *
2154               sizeof(*priv->mib_stats);
2155         priv->mib_stats = kzalloc(len, GFP_KERNEL);
2156
2157         if (!priv->mib_stats)
2158                 return -ENOMEM;
2159
2160         return 0;
2161 }
2162
2163 static void
2164 ar8xxx_mib_start(struct ar8xxx_priv *priv)
2165 {
2166         if (!ar8xxx_has_mib_counters(priv))
2167                 return;
2168
2169         schedule_delayed_work(&priv->mib_work,
2170                               msecs_to_jiffies(AR8XXX_MIB_WORK_DELAY));
2171 }
2172
2173 static void
2174 ar8xxx_mib_stop(struct ar8xxx_priv *priv)
2175 {
2176         if (!ar8xxx_has_mib_counters(priv))
2177                 return;
2178
2179         cancel_delayed_work(&priv->mib_work);
2180 }
2181
2182 static struct ar8xxx_priv *
2183 ar8xxx_create(void)
2184 {
2185         struct ar8xxx_priv *priv;
2186
2187         priv = kzalloc(sizeof(struct ar8xxx_priv), GFP_KERNEL);
2188         if (priv == NULL)
2189                 return NULL;
2190
2191         mutex_init(&priv->reg_mutex);
2192         mutex_init(&priv->mib_lock);
2193         INIT_DELAYED_WORK(&priv->mib_work, ar8xxx_mib_work_func);
2194
2195         return priv;
2196 }
2197
2198 static void
2199 ar8xxx_free(struct ar8xxx_priv *priv)
2200 {
2201         kfree(priv->mib_stats);
2202         kfree(priv);
2203 }
2204
2205 static struct ar8xxx_priv *
2206 ar8xxx_create_mii(struct mii_bus *bus)
2207 {
2208         struct ar8xxx_priv *priv;
2209
2210         priv = ar8xxx_create();
2211         if (priv) {
2212                 priv->mii_bus = bus;
2213                 priv->read = ar8xxx_mii_read;
2214                 priv->write = ar8xxx_mii_write;
2215         }
2216
2217         return priv;
2218 }
2219
2220 static int
2221 ar8xxx_probe_switch(struct ar8xxx_priv *priv)
2222 {
2223         struct switch_dev *swdev;
2224         int ret;
2225
2226         ret = ar8xxx_id_chip(priv);
2227         if (ret)
2228                 return ret;
2229
2230         swdev = &priv->dev;
2231         swdev->cpu_port = AR8216_PORT_CPU;
2232         swdev->ops = &ar8xxx_sw_ops;
2233
2234         if (chip_is_ar8316(priv)) {
2235                 swdev->name = "Atheros AR8316";
2236                 swdev->vlans = AR8X16_MAX_VLANS;
2237                 swdev->ports = AR8216_NUM_PORTS;
2238         } else if (chip_is_ar8236(priv)) {
2239                 swdev->name = "Atheros AR8236";
2240                 swdev->vlans = AR8216_NUM_VLANS;
2241                 swdev->ports = AR8216_NUM_PORTS;
2242         } else if (chip_is_ar8327(priv)) {
2243                 swdev->name = "Atheros AR8327";
2244                 swdev->vlans = AR8X16_MAX_VLANS;
2245                 swdev->ports = AR8327_NUM_PORTS;
2246                 swdev->ops = &ar8327_sw_ops;
2247         } else {
2248                 swdev->name = "Atheros AR8216";
2249                 swdev->vlans = AR8216_NUM_VLANS;
2250                 swdev->ports = AR8216_NUM_PORTS;
2251         }
2252
2253         ret = ar8xxx_mib_init(priv);
2254         if (ret)
2255                 return ret;
2256
2257         return 0;
2258 }
2259
2260 static int
2261 ar8xxx_start(struct ar8xxx_priv *priv)
2262 {
2263         int ret;
2264
2265         priv->init = true;
2266
2267         ret = priv->chip->hw_init(priv);
2268         if (ret)
2269                 return ret;
2270
2271         ret = ar8xxx_sw_reset_switch(&priv->dev);
2272         if (ret)
2273                 return ret;
2274
2275         priv->init = false;
2276
2277         ar8xxx_mib_start(priv);
2278
2279         return 0;
2280 }
2281
2282 static int
2283 ar8xxx_phy_config_init(struct phy_device *phydev)
2284 {
2285         struct ar8xxx_priv *priv = phydev->priv;
2286         struct net_device *dev = phydev->attached_dev;
2287         int ret;
2288
2289         if (WARN_ON(!priv))
2290                 return -ENODEV;
2291
2292         if (chip_is_ar8327(priv))
2293                 return 0;
2294
2295         priv->phy = phydev;
2296
2297         if (phydev->addr != 0) {
2298                 if (chip_is_ar8316(priv)) {
2299                         /* switch device has been initialized, reinit */
2300                         priv->dev.ports = (AR8216_NUM_PORTS - 1);
2301                         priv->initialized = false;
2302                         priv->port4_phy = true;
2303                         ar8316_hw_init(priv);
2304                         return 0;
2305                 }
2306
2307                 return 0;
2308         }
2309
2310         ret = ar8xxx_start(priv);
2311         if (ret)
2312                 return ret;
2313
2314         /* VID fixup only needed on ar8216 */
2315         if (chip_is_ar8216(priv)) {
2316                 dev->phy_ptr = priv;
2317                 dev->priv_flags |= IFF_NO_IP_ALIGN;
2318                 dev->eth_mangle_rx = ar8216_mangle_rx;
2319                 dev->eth_mangle_tx = ar8216_mangle_tx;
2320         }
2321
2322         return 0;
2323 }
2324
2325 static int
2326 ar8xxx_phy_read_status(struct phy_device *phydev)
2327 {
2328         struct ar8xxx_priv *priv = phydev->priv;
2329         struct switch_port_link link;
2330         int ret;
2331
2332         if (phydev->addr != 0)
2333                 return genphy_read_status(phydev);
2334
2335         ar8216_read_port_link(priv, phydev->addr, &link);
2336         phydev->link = !!link.link;
2337         if (!phydev->link)
2338                 return 0;
2339
2340         switch (link.speed) {
2341         case SWITCH_PORT_SPEED_10:
2342                 phydev->speed = SPEED_10;
2343                 break;
2344         case SWITCH_PORT_SPEED_100:
2345                 phydev->speed = SPEED_100;
2346                 break;
2347         case SWITCH_PORT_SPEED_1000:
2348                 phydev->speed = SPEED_1000;
2349                 break;
2350         default:
2351                 phydev->speed = 0;
2352         }
2353         phydev->duplex = link.duplex ? DUPLEX_FULL : DUPLEX_HALF;
2354
2355         /* flush the address translation unit */
2356         mutex_lock(&priv->reg_mutex);
2357         ret = priv->chip->atu_flush(priv);
2358         mutex_unlock(&priv->reg_mutex);
2359
2360         phydev->state = PHY_RUNNING;
2361         netif_carrier_on(phydev->attached_dev);
2362         phydev->adjust_link(phydev->attached_dev);
2363
2364         return ret;
2365 }
2366
2367 static int
2368 ar8xxx_phy_config_aneg(struct phy_device *phydev)
2369 {
2370         if (phydev->addr == 0)
2371                 return 0;
2372
2373         return genphy_config_aneg(phydev);
2374 }
2375
2376 static const u32 ar8xxx_phy_ids[] = {
2377         0x004dd033,
2378         0x004dd034,
2379         0x004dd041,
2380         0x004dd042,
2381 };
2382
2383 static bool
2384 ar8xxx_phy_match(u32 phy_id)
2385 {
2386         int i;
2387
2388         for (i = 0; i < ARRAY_SIZE(ar8xxx_phy_ids); i++)
2389                 if (phy_id == ar8xxx_phy_ids[i])
2390                         return true;
2391
2392         return false;
2393 }
2394
2395 static bool
2396 ar8xxx_is_possible(struct mii_bus *bus)
2397 {
2398         unsigned i;
2399
2400         for (i = 0; i < 4; i++) {
2401                 u32 phy_id;
2402
2403                 phy_id = mdiobus_read(bus, i, MII_PHYSID1) << 16;
2404                 phy_id |= mdiobus_read(bus, i, MII_PHYSID2);
2405                 if (!ar8xxx_phy_match(phy_id)) {
2406                         pr_debug("ar8xxx: unknown PHY at %s:%02x id:%08x\n",
2407                                  dev_name(&bus->dev), i, phy_id);
2408                         return false;
2409                 }
2410         }
2411
2412         return true;
2413 }
2414
2415 static int
2416 ar8xxx_phy_probe(struct phy_device *phydev)
2417 {
2418         struct ar8xxx_priv *priv;
2419         struct switch_dev *swdev;
2420         int ret;
2421
2422         /* skip PHYs at unused adresses */
2423         if (phydev->addr != 0 && phydev->addr != 4)
2424                 return -ENODEV;
2425
2426         if (!ar8xxx_is_possible(phydev->bus))
2427                 return -ENODEV;
2428
2429         mutex_lock(&ar8xxx_dev_list_lock);
2430         list_for_each_entry(priv, &ar8xxx_dev_list, list)
2431                 if (priv->mii_bus == phydev->bus)
2432                         goto found;
2433
2434         priv = ar8xxx_create_mii(phydev->bus);
2435         if (priv == NULL) {
2436                 ret = -ENOMEM;
2437                 goto unlock;
2438         }
2439
2440         ret = ar8xxx_probe_switch(priv);
2441         if (ret)
2442                 goto free_priv;
2443
2444         swdev = &priv->dev;
2445         swdev->alias = dev_name(&priv->mii_bus->dev);
2446         ret = register_switch(swdev, NULL);
2447         if (ret)
2448                 goto free_priv;
2449
2450         pr_info("%s: %s rev. %u switch registered on %s\n",
2451                 swdev->devname, swdev->name, priv->chip_rev,
2452                 dev_name(&priv->mii_bus->dev));
2453
2454 found:
2455         priv->use_count++;
2456
2457         if (phydev->addr == 0) {
2458                 if (ar8xxx_has_gige(priv)) {
2459                         phydev->supported = SUPPORTED_1000baseT_Full;
2460                         phydev->advertising = ADVERTISED_1000baseT_Full;
2461                 } else {
2462                         phydev->supported = SUPPORTED_100baseT_Full;
2463                         phydev->advertising = ADVERTISED_100baseT_Full;
2464                 }
2465
2466                 if (chip_is_ar8327(priv)) {
2467                         priv->phy = phydev;
2468
2469                         ret = ar8xxx_start(priv);
2470                         if (ret)
2471                                 goto err_unregister_switch;
2472                 }
2473         } else {
2474                 if (ar8xxx_has_gige(priv)) {
2475                         phydev->supported |= SUPPORTED_1000baseT_Full;
2476                         phydev->advertising |= ADVERTISED_1000baseT_Full;
2477                 }
2478         }
2479
2480         phydev->priv = priv;
2481
2482         list_add(&priv->list, &ar8xxx_dev_list);
2483
2484         mutex_unlock(&ar8xxx_dev_list_lock);
2485
2486         return 0;
2487
2488 err_unregister_switch:
2489         if (--priv->use_count)
2490                 goto unlock;
2491
2492         unregister_switch(&priv->dev);
2493
2494 free_priv:
2495         ar8xxx_free(priv);
2496 unlock:
2497         mutex_unlock(&ar8xxx_dev_list_lock);
2498         return ret;
2499 }
2500
2501 static void
2502 ar8xxx_phy_detach(struct phy_device *phydev)
2503 {
2504         struct net_device *dev = phydev->attached_dev;
2505
2506         if (!dev)
2507                 return;
2508
2509         dev->phy_ptr = NULL;
2510         dev->priv_flags &= ~IFF_NO_IP_ALIGN;
2511         dev->eth_mangle_rx = NULL;
2512         dev->eth_mangle_tx = NULL;
2513 }
2514
2515 static void
2516 ar8xxx_phy_remove(struct phy_device *phydev)
2517 {
2518         struct ar8xxx_priv *priv = phydev->priv;
2519
2520         if (WARN_ON(!priv))
2521                 return;
2522
2523         phydev->priv = NULL;
2524         if (--priv->use_count > 0)
2525                 return;
2526
2527         mutex_lock(&ar8xxx_dev_list_lock);
2528         list_del(&priv->list);
2529         mutex_unlock(&ar8xxx_dev_list_lock);
2530
2531         unregister_switch(&priv->dev);
2532         ar8xxx_mib_stop(priv);
2533         ar8xxx_free(priv);
2534 }
2535
2536 static struct phy_driver ar8xxx_phy_driver = {
2537         .phy_id         = 0x004d0000,
2538         .name           = "Atheros AR8216/AR8236/AR8316",
2539         .phy_id_mask    = 0xffff0000,
2540         .features       = PHY_BASIC_FEATURES,
2541         .probe          = ar8xxx_phy_probe,
2542         .remove         = ar8xxx_phy_remove,
2543         .detach         = ar8xxx_phy_detach,
2544         .config_init    = ar8xxx_phy_config_init,
2545         .config_aneg    = ar8xxx_phy_config_aneg,
2546         .read_status    = ar8xxx_phy_read_status,
2547         .driver         = { .owner = THIS_MODULE },
2548 };
2549
2550 int __init
2551 ar8xxx_init(void)
2552 {
2553         return phy_driver_register(&ar8xxx_phy_driver);
2554 }
2555
2556 void __exit
2557 ar8xxx_exit(void)
2558 {
2559         phy_driver_unregister(&ar8xxx_phy_driver);
2560 }
2561
2562 module_init(ar8xxx_init);
2563 module_exit(ar8xxx_exit);
2564 MODULE_LICENSE("GPL");
2565