[brcm63xx] more bcm6338 and bcm6345 related fixes
[openwrt.git] / target / linux / brcm63xx / files / arch / mips / bcm63xx / cpu.c
1 /*
2  * This file is subject to the terms and conditions of the GNU General Public
3  * License.  See the file "COPYING" in the main directory of this archive
4  * for more details.
5  *
6  * Copyright (C) 2008 Maxime Bizon <mbizon@freebox.fr>
7  *               2009 Florian Fainelli <florian@openwrt.org>
8  */
9
10 #include <linux/kernel.h>
11 #include <linux/module.h>
12 #include <linux/cpu.h>
13 #include <bcm63xx_cpu.h>
14 #include <bcm63xx_regs.h>
15 #include <bcm63xx_io.h>
16 #include <bcm63xx_irq.h>
17
18 const unsigned long *bcm63xx_regs_base;
19 EXPORT_SYMBOL(bcm63xx_regs_base);
20
21 const int *bcm63xx_irqs;
22 EXPORT_SYMBOL(bcm63xx_irqs);
23
24 const unsigned long *bcm63xx_regs_spi;
25 EXPORT_SYMBOL(bcm63xx_regs_spi);
26
27 static u16 bcm63xx_cpu_id;
28 static u16 bcm63xx_cpu_rev;
29 static unsigned int bcm63xx_cpu_freq;
30 static unsigned int bcm63xx_memory_size;
31
32 /*
33  * 6338 register sets and irqs
34  */
35
36 static const unsigned long bcm96338_regs_base[] = {
37         [RSET_DSL_LMEM]         = BCM_6338_DSL_LMEM_BASE,
38         [RSET_PERF]             = BCM_6338_PERF_BASE,
39         [RSET_TIMER]            = BCM_6338_TIMER_BASE,
40         [RSET_WDT]              = BCM_6338_WDT_BASE,
41         [RSET_UDC0]             = BCM_6338_UDC0_BASE,
42         [RSET_UART0]            = BCM_6338_UART0_BASE,
43         [RSET_GPIO]             = BCM_6338_GPIO_BASE,
44         [RSET_SDRAM]            = BCM_6338_SDRAM_BASE,
45         [RSET_SPI]              = BCM_6338_SPI_BASE,
46         [RSET_MEMC]             = BCM_6338_MEMC_BASE,
47 };
48
49 static const int bcm96338_irqs[] = {
50         [IRQ_TIMER]             = BCM_6338_TIMER_IRQ,
51         [IRQ_SPI]               = BCM_6338_SPI_IRQ,
52         [IRQ_UART0]             = BCM_6338_UART0_IRQ,
53         [IRQ_DSL]               = BCM_6338_DSL_IRQ,
54         [IRQ_UDC0]              = BCM_6338_UDC0_IRQ,
55         [IRQ_ENET0]             = BCM_6338_ENET0_IRQ,
56         [IRQ_ENET_PHY]          = BCM_6338_ENET_PHY_IRQ,
57         [IRQ_ENET0_RXDMA]       = BCM_6338_ENET0_RXDMA_IRQ,
58         [IRQ_ENET0_TXDMA]       = BCM_6338_ENET0_TXDMA_IRQ,
59 };
60
61 static const unsigned long bcm96338_regs_spi[] = {
62         [SPI_CMD]               = SPI_BCM_6338_SPI_CMD,
63         [SPI_INT_STATUS]        = SPI_BCM_6338_SPI_INT_STATUS,
64         [SPI_INT_MASK_ST]       = SPI_BCM_6338_SPI_MASK_INT_ST,
65         [SPI_INT_MASK]          = SPI_BCM_6338_SPI_INT_MASK,
66         [SPI_ST]                = SPI_BCM_6338_SPI_ST,
67         [SPI_CLK_CFG]           = SPI_BCM_6338_SPI_CLK_CFG,
68         [SPI_FILL_BYTE]         = SPI_BCM_6338_SPI_FILL_BYTE,
69         [SPI_MSG_TAIL]          = SPI_BCM_6338_SPI_MSG_TAIL,
70         [SPI_RX_TAIL]           = SPI_BCM_6338_SPI_RX_TAIL,
71         [SPI_MSG_CTL]           = SPI_BCM_6338_SPI_MSG_CTL,
72         [SPI_MSG_DATA]          = SPI_BCM_6338_SPI_MSG_DATA,
73         [SPI_RX_DATA]           = SPI_BCM_6338_SPI_RX_DATA,
74 };
75
76 /*
77  * 6345 register sets and irqs
78  */
79
80 static const unsigned long bcm96345_regs_base[] = {
81         [RSET_PERF]             = BCM_6345_PERF_BASE,
82         [RSET_TIMER]            = BCM_6345_TIMER_BASE,
83         [RSET_WDT]              = BCM_6345_WDT_BASE,
84         [RSET_UART0]            = BCM_6345_UART0_BASE,
85         [RSET_GPIO]             = BCM_6345_GPIO_BASE,
86 };
87
88 static const int bcm96345_irqs[] = {
89         [IRQ_TIMER]             = BCM_6345_TIMER_IRQ,
90         [IRQ_UART0]             = BCM_6345_UART0_IRQ,
91         [IRQ_DSL]               = BCM_6345_DSL_IRQ,
92         [IRQ_ENET0]             = BCM_6345_ENET0_IRQ,
93         [IRQ_ENET_PHY]          = BCM_6345_ENET_PHY_IRQ,
94 };
95
96 /*
97  * 6348 register sets and irqs
98  */
99 static const unsigned long bcm96348_regs_base[] = {
100         [RSET_DSL_LMEM]         = BCM_6348_DSL_LMEM_BASE,
101         [RSET_PERF]             = BCM_6348_PERF_BASE,
102         [RSET_TIMER]            = BCM_6348_TIMER_BASE,
103         [RSET_WDT]              = BCM_6348_WDT_BASE,
104         [RSET_UART0]            = BCM_6348_UART0_BASE,
105         [RSET_GPIO]             = BCM_6348_GPIO_BASE,
106         [RSET_SPI]              = BCM_6348_SPI_BASE,
107         [RSET_OHCI0]            = BCM_6348_OHCI0_BASE,
108         [RSET_OHCI_PRIV]        = BCM_6348_OHCI_PRIV_BASE,
109         [RSET_USBH_PRIV]        = BCM_6348_USBH_PRIV_BASE,
110         [RSET_UDC0]             = BCM_6348_UDC0_BASE,
111         [RSET_MPI]              = BCM_6348_MPI_BASE,
112         [RSET_PCMCIA]           = BCM_6348_PCMCIA_BASE,
113         [RSET_SDRAM]            = BCM_6348_SDRAM_BASE,
114         [RSET_DSL]              = BCM_6348_DSL_BASE,
115         [RSET_ENET0]            = BCM_6348_ENET0_BASE,
116         [RSET_ENET1]            = BCM_6348_ENET1_BASE,
117         [RSET_ENETDMA]          = BCM_6348_ENETDMA_BASE,
118         [RSET_MEMC]             = BCM_6348_MEMC_BASE,
119         [RSET_DDR]              = BCM_6348_DDR_BASE,
120 };
121
122 static const int bcm96348_irqs[] = {
123         [IRQ_TIMER]             = BCM_6348_TIMER_IRQ,
124         [IRQ_SPI]               = BCM_6348_SPI_IRQ,
125         [IRQ_UART0]             = BCM_6348_UART0_IRQ,
126         [IRQ_DSL]               = BCM_6348_DSL_IRQ,
127         [IRQ_UDC0]              = BCM_6348_UDC0_IRQ,
128         [IRQ_ENET0]             = BCM_6348_ENET0_IRQ,
129         [IRQ_ENET1]             = BCM_6348_ENET1_IRQ,
130         [IRQ_ENET_PHY]          = BCM_6348_ENET_PHY_IRQ,
131         [IRQ_OHCI0]             = BCM_6348_OHCI0_IRQ,
132         [IRQ_PCMCIA]            = BCM_6348_PCMCIA_IRQ,
133         [IRQ_ENET0_RXDMA]       = BCM_6348_ENET0_RXDMA_IRQ,
134         [IRQ_ENET0_TXDMA]       = BCM_6348_ENET0_TXDMA_IRQ,
135         [IRQ_ENET1_RXDMA]       = BCM_6348_ENET1_RXDMA_IRQ,
136         [IRQ_ENET1_TXDMA]       = BCM_6348_ENET1_TXDMA_IRQ,
137         [IRQ_PCI]               = BCM_6348_PCI_IRQ,
138 };
139
140 static const unsigned long bcm96348_regs_spi[] = {
141         [SPI_CMD]               = SPI_BCM_6348_SPI_CMD,
142         [SPI_INT_STATUS]        = SPI_BCM_6348_SPI_INT_STATUS,
143         [SPI_INT_MASK_ST]       = SPI_BCM_6348_SPI_MASK_INT_ST,
144         [SPI_INT_MASK]          = SPI_BCM_6348_SPI_INT_MASK,
145         [SPI_ST]                = SPI_BCM_6348_SPI_ST,
146         [SPI_CLK_CFG]           = SPI_BCM_6348_SPI_CLK_CFG,
147         [SPI_FILL_BYTE]         = SPI_BCM_6348_SPI_FILL_BYTE,
148         [SPI_MSG_TAIL]          = SPI_BCM_6348_SPI_MSG_TAIL,
149         [SPI_RX_TAIL]           = SPI_BCM_6348_SPI_RX_TAIL,
150         [SPI_MSG_CTL]           = SPI_BCM_6348_SPI_MSG_CTL,
151         [SPI_MSG_DATA]          = SPI_BCM_6348_SPI_MSG_DATA,
152         [SPI_RX_DATA]           = SPI_BCM_6348_SPI_RX_DATA,
153 };
154
155 /*
156  * 6358 register sets and irqs
157  */
158 static const unsigned long bcm96358_regs_base[] = {
159         [RSET_DSL_LMEM]         = BCM_6358_DSL_LMEM_BASE,
160         [RSET_PERF]             = BCM_6358_PERF_BASE,
161         [RSET_TIMER]            = BCM_6358_TIMER_BASE,
162         [RSET_WDT]              = BCM_6358_WDT_BASE,
163         [RSET_UART0]            = BCM_6358_UART0_BASE,
164         [RSET_GPIO]             = BCM_6358_GPIO_BASE,
165         [RSET_SPI]              = BCM_6358_SPI_BASE,
166         [RSET_OHCI0]            = BCM_6358_OHCI0_BASE,
167         [RSET_EHCI0]            = BCM_6358_EHCI0_BASE,
168         [RSET_OHCI_PRIV]        = BCM_6358_OHCI_PRIV_BASE,
169         [RSET_USBH_PRIV]        = BCM_6358_USBH_PRIV_BASE,
170         [RSET_MPI]              = BCM_6358_MPI_BASE,
171         [RSET_PCMCIA]           = BCM_6358_PCMCIA_BASE,
172         [RSET_SDRAM]            = BCM_6358_SDRAM_BASE,
173         [RSET_DSL]              = BCM_6358_DSL_BASE,
174         [RSET_ENET0]            = BCM_6358_ENET0_BASE,
175         [RSET_ENET1]            = BCM_6358_ENET1_BASE,
176         [RSET_ENETDMA]          = BCM_6358_ENETDMA_BASE,
177         [RSET_MEMC]             = BCM_6358_MEMC_BASE,
178         [RSET_DDR]              = BCM_6358_DDR_BASE,
179 };
180
181 static const int bcm96358_irqs[] = {
182         [IRQ_TIMER]             = BCM_6358_TIMER_IRQ,
183         [IRQ_SPI]               = BCM_6358_SPI_IRQ,
184         [IRQ_UART0]             = BCM_6358_UART0_IRQ,
185         [IRQ_DSL]               = BCM_6358_DSL_IRQ,
186         [IRQ_ENET0]             = BCM_6358_ENET0_IRQ,
187         [IRQ_ENET1]             = BCM_6358_ENET1_IRQ,
188         [IRQ_ENET_PHY]          = BCM_6358_ENET_PHY_IRQ,
189         [IRQ_OHCI0]             = BCM_6358_OHCI0_IRQ,
190         [IRQ_EHCI0]             = BCM_6358_EHCI0_IRQ,
191         [IRQ_PCMCIA]            = BCM_6358_PCMCIA_IRQ,
192         [IRQ_ENET0_RXDMA]       = BCM_6358_ENET0_RXDMA_IRQ,
193         [IRQ_ENET0_TXDMA]       = BCM_6358_ENET0_TXDMA_IRQ,
194         [IRQ_ENET1_RXDMA]       = BCM_6358_ENET1_RXDMA_IRQ,
195         [IRQ_ENET1_TXDMA]       = BCM_6358_ENET1_TXDMA_IRQ,
196         [IRQ_PCI]               = BCM_6358_PCI_IRQ,
197 };
198
199 static const unsigned long bcm96358_regs_spi[] = {
200         [SPI_CMD]               = SPI_BCM_6358_SPI_CMD,
201         [SPI_INT_STATUS]        = SPI_BCM_6358_SPI_INT_STATUS,
202         [SPI_INT_MASK_ST]       = SPI_BCM_6358_SPI_MASK_INT_ST,
203         [SPI_INT_MASK]          = SPI_BCM_6358_SPI_INT_MASK,
204         [SPI_ST]                = SPI_BCM_6358_SPI_STATUS,
205         [SPI_CLK_CFG]           = SPI_BCM_6358_SPI_CLK_CFG,
206         [SPI_FILL_BYTE]         = SPI_BCM_6358_SPI_FILL_BYTE,
207         [SPI_MSG_TAIL]          = SPI_BCM_6358_SPI_MSG_TAIL,
208         [SPI_RX_TAIL]           = SPI_BCM_6358_SPI_RX_TAIL,
209         [SPI_MSG_CTL]           = SPI_BCM_6358_MSG_CTL,
210         [SPI_MSG_DATA]          = SPI_BCM_6358_SPI_MSG_DATA,
211         [SPI_RX_DATA]           = SPI_BCM_6358_SPI_RX_DATA,
212 };
213
214 u16 __bcm63xx_get_cpu_id(void)
215 {
216         return bcm63xx_cpu_id;
217 }
218
219 EXPORT_SYMBOL(__bcm63xx_get_cpu_id);
220
221 u16 bcm63xx_get_cpu_rev(void)
222 {
223         return bcm63xx_cpu_rev;
224 }
225
226 EXPORT_SYMBOL(bcm63xx_get_cpu_rev);
227
228 unsigned int bcm63xx_get_cpu_freq(void)
229 {
230         return bcm63xx_cpu_freq;
231 }
232
233 unsigned int bcm63xx_get_memory_size(void)
234 {
235         return bcm63xx_memory_size;
236 }
237
238 static unsigned int detect_cpu_clock(void)
239 {
240         unsigned int tmp, n1 = 0, n2 = 0, m1 = 0;
241
242         if (BCMCPU_IS_6338())
243                 return 240000000;
244
245         if (BCMCPU_IS_6345())
246                 return 140000000;
247
248         /*
249          * frequency depends on PLL configuration:
250          */
251         if (BCMCPU_IS_6348()) {
252                 /* 16MHz * (N1 + 1) * (N2 + 2) / (M1_CPU + 1) */
253                 tmp = bcm_perf_readl(PERF_MIPSPLLCTL_REG);
254                 n1 = (tmp & MIPSPLLCTL_N1_MASK) >> MIPSPLLCTL_N1_SHIFT;
255                 n2 = (tmp & MIPSPLLCTL_N2_MASK) >> MIPSPLLCTL_N2_SHIFT;
256                 m1 = (tmp & MIPSPLLCTL_M1CPU_MASK) >> MIPSPLLCTL_M1CPU_SHIFT;
257                 n1 += 1;
258                 n2 += 2;
259                 m1 += 1;
260         }
261
262         if (BCMCPU_IS_6358()) {
263                 /* 16MHz * N1 * N2 / M1_CPU */
264                 tmp = bcm_ddr_readl(DDR_DMIPSPLLCFG_REG);
265                 n1 = (tmp & DMIPSPLLCFG_N1_MASK) >> DMIPSPLLCFG_N1_SHIFT;
266                 n2 = (tmp & DMIPSPLLCFG_N2_MASK) >> DMIPSPLLCFG_N2_SHIFT;
267                 m1 = (tmp & DMIPSPLLCFG_M1_MASK) >> DMIPSPLLCFG_M1_SHIFT;
268         }
269
270         return (16 * 1000000 * n1 * n2) / m1;
271 }
272
273 /*
274  * attempt to detect the amount of memory installed
275  */
276 static unsigned int detect_memory_size(void)
277 {
278         unsigned int cols = 0, rows = 0, is_32bits = 0, banks = 0;
279         u32 val;
280
281         if (BCMCPU_IS_6338() || BCMCPU_IS_6348()) {
282                 val = bcm_sdram_readl(SDRAM_CFG_REG);
283                 rows = (val & SDRAM_CFG_ROW_MASK) >> SDRAM_CFG_ROW_SHIFT;
284                 cols = (val & SDRAM_CFG_COL_MASK) >> SDRAM_CFG_COL_SHIFT;
285                 is_32bits = (val & SDRAM_CFG_32B_MASK) ? 1 : 0;
286                 banks = (val & SDRAM_CFG_BANK_MASK) ? 2 : 1;
287         }
288
289         if (BCMCPU_IS_6358()) {
290                 val = bcm_memc_readl(MEMC_CFG_REG);
291                 rows = (val & MEMC_CFG_ROW_MASK) >> MEMC_CFG_ROW_SHIFT;
292                 cols = (val & MEMC_CFG_COL_MASK) >> MEMC_CFG_COL_SHIFT;
293                 is_32bits = (val & MEMC_CFG_32B_MASK) ? 0 : 1;
294                 banks = 2;
295         }
296
297         /* 0 => 11 address bits ... 2 => 13 address bits */
298         rows += 11;
299
300         /* 0 => 8 address bits ... 2 => 10 address bits */
301         cols += 8;
302
303         return 1 << (cols + rows + (is_32bits + 1) + banks);
304 }
305
306 void __init bcm63xx_cpu_init(void)
307 {
308         unsigned int tmp, expected_cpu_id;
309         struct cpuinfo_mips *c = &current_cpu_data;
310
311         /* soc registers location depends on cpu type */
312         expected_cpu_id = 0;
313
314         switch (c->cputype) {
315         case CPU_BCM3302:
316                 expected_cpu_id = BCM6338_CPU_ID;
317                 bcm63xx_regs_base = bcm96338_regs_base;
318                 bcm63xx_irqs = bcm96338_irqs;
319                 bcm63xx_regs_spi = bcm96338_regs_spi;
320                 break;
321         case CPU_BCM6345:
322                 expected_cpu_id = BCM6345_CPU_ID;
323                 bcm63xx_regs_base = bcm96345_regs_base;
324                 bcm63xx_irqs = bcm96345_irqs;
325                 break;
326         case CPU_BCM6348:
327                 expected_cpu_id = BCM6348_CPU_ID;
328                 bcm63xx_regs_base = bcm96348_regs_base;
329                 bcm63xx_irqs = bcm96348_irqs;
330                 bcm63xx_regs_spi = bcm96348_regs_spi;
331                 break;
332         case CPU_BCM6358:
333                 expected_cpu_id = BCM6358_CPU_ID;
334                 bcm63xx_regs_base = bcm96358_regs_base;
335                 bcm63xx_irqs = bcm96358_irqs;
336                 bcm63xx_regs_spi = bcm96358_regs_spi;
337                 break;
338         }
339
340         /* really early to panic, but delaying panic would not help
341          * since we will never get any working console */
342         if (!expected_cpu_id)
343                 panic("unsupported Broadcom CPU");
344
345         /*
346          * bcm63xx_regs_base is set, we can access soc registers
347          */
348
349         /* double check CPU type */
350         tmp = bcm_perf_readl(PERF_REV_REG);
351         bcm63xx_cpu_id = (tmp & REV_CHIPID_MASK) >> REV_CHIPID_SHIFT;
352         bcm63xx_cpu_rev = (tmp & REV_REVID_MASK) >> REV_REVID_SHIFT;
353
354         if (bcm63xx_cpu_id != expected_cpu_id)
355                 panic("bcm63xx CPU id mismatch");
356
357         bcm63xx_cpu_freq = detect_cpu_clock();
358         bcm63xx_memory_size = detect_memory_size();
359
360         printk(KERN_INFO "Detected Broadcom 0x%04x CPU revision %02x\n",
361                bcm63xx_cpu_id, bcm63xx_cpu_rev);
362         printk(KERN_INFO "CPU frequency is %u Hz\n",
363                bcm63xx_cpu_freq);
364         printk(KERN_INFO "%uMB of RAM installed\n",
365                bcm63xx_memory_size >> 20);
366 }