[ar71xx] ag71xx: dump additional registers in debug mode
[openwrt.git] / target / linux / ar71xx / files / drivers / net / ag71xx / ag71xx_phy.c
1 /*
2  *  Atheros AR71xx built-in ethernet mac driver
3  *
4  *  Copyright (C) 2008 Gabor Juhos <juhosg@openwrt.org>
5  *  Copyright (C) 2008 Imre Kaloz <kaloz@openwrt.org>
6  *
7  *  Based on Atheros' AG7100 driver
8  *
9  *  This program is free software; you can redistribute it and/or modify it
10  *  under the terms of the GNU General Public License version 2 as published
11  *  by the Free Software Foundation.
12  */
13
14 #include "ag71xx.h"
15
16 #define PLL_SEC_CONFIG          0x18050004
17 #define PLL_ETH0_INT_CLOCK      0x18050010
18 #define PLL_ETH1_INT_CLOCK      0x18050014
19 #define PLL_ETH_EXT_CLOCK       0x18050018
20
21 #define ag71xx_pll_shift(_ag)   (((_ag)->pdev->id) ? 19 : 17)
22 #define ag71xx_pll_offset(_ag)  (((_ag)->pdev->id) ? PLL_ETH1_INT_CLOCK \
23                                                    : PLL_ETH0_INT_CLOCK)
24
25 static void ag71xx_set_pll(struct ag71xx *ag, u32 pll_val)
26 {
27         void __iomem *pll_reg = ioremap_nocache(ag71xx_pll_offset(ag), 4);
28         void __iomem *pll_cfg = ioremap_nocache(PLL_SEC_CONFIG, 4);
29         u32 s;
30         u32 t;
31
32         s = ag71xx_pll_shift(ag);
33
34         t = __raw_readl(pll_cfg);
35         t &= ~(3 << s);
36         t |=  (2 << s);
37         __raw_writel(t, pll_cfg);
38         udelay(100);
39
40         __raw_writel(pll_val, pll_reg);
41
42         t |= (3 << s);
43         __raw_writel(t, pll_cfg);
44         udelay(100);
45
46         t &= ~(3 << s);
47         __raw_writel(t, pll_cfg);
48         udelay(100);
49         DBG("%s: pll_reg %#x: %#x\n", ag->dev->name,
50                         (unsigned int)pll_reg, __raw_readl(pll_reg));
51
52         iounmap(pll_cfg);
53         iounmap(pll_reg);
54 }
55
56 static unsigned char *ag71xx_speed_str(struct ag71xx *ag)
57 {
58         switch (ag->speed) {
59         case SPEED_1000:
60                 return "1000";
61         case SPEED_100:
62                 return "100";
63         case SPEED_10:
64                 return "10";
65         }
66
67         return "?";
68 }
69
70 #if 1
71 #define PLL_VAL_1000    0x00110000
72 #define PLL_VAL_100     0x00001099
73 #define PLL_VAL_10      0x00991099
74 #else
75 #define PLL_VAL_1000    0x01111000
76 #define PLL_VAL_100     0x09991000
77 #define PLL_VAL_10      0x09991999
78 #endif
79
80 static void ag71xx_phy_link_update(struct ag71xx *ag)
81 {
82         u32 cfg2;
83         u32 ifctl;
84         u32 pll;
85         u32 fifo5;
86         u32 mii_speed;
87
88         if (!ag->link) {
89                 netif_carrier_off(ag->dev);
90                 if (netif_msg_link(ag))
91                         printk(KERN_INFO "%s: link down\n", ag->dev->name);
92                 return;
93         }
94
95         cfg2 = ag71xx_rr(ag, AG71XX_REG_MAC_CFG2);
96         cfg2 &= ~(MAC_CFG2_IF_1000 | MAC_CFG2_IF_10_100 | MAC_CFG2_FDX);
97         cfg2 |= (ag->duplex) ? MAC_CFG2_FDX : 0;
98
99         ifctl = ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL);
100         ifctl &= ~(MAC_IFCTL_SPEED);
101
102         fifo5 = ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5);
103         fifo5 &= ~FIFO_CFG5_BM;
104
105         switch (ag->speed) {
106         case SPEED_1000:
107                 mii_speed =  MII_CTRL_SPEED_1000;
108                 cfg2 |= MAC_CFG2_IF_1000;
109                 pll = PLL_VAL_1000;
110                 fifo5 |= FIFO_CFG5_BM;
111                 break;
112         case SPEED_100:
113                 mii_speed = MII_CTRL_SPEED_100;
114                 cfg2 |= MAC_CFG2_IF_10_100;
115                 ifctl |= MAC_IFCTL_SPEED;
116                 pll = PLL_VAL_100;
117                 break;
118         case SPEED_10:
119                 mii_speed = MII_CTRL_SPEED_10;
120                 cfg2 |= MAC_CFG2_IF_10_100;
121                 pll = PLL_VAL_10;
122                 break;
123         default:
124                 BUG();
125                 return;
126         }
127
128         ag71xx_wr(ag, AG71XX_REG_FIFO_CFG3, 0x008001ff);
129         ag71xx_set_pll(ag, pll);
130         ag71xx_mii_ctrl_set_speed(ag, mii_speed);
131
132         ag71xx_wr(ag, AG71XX_REG_MAC_CFG2, cfg2);
133         ag71xx_wr(ag, AG71XX_REG_FIFO_CFG5, fifo5);
134         ag71xx_wr(ag, AG71XX_REG_MAC_IFCTL, ifctl);
135
136         netif_carrier_on(ag->dev);
137         if (netif_msg_link(ag))
138                 printk(KERN_INFO "%s: link up (%sMbps/%s duplex)\n",
139                         ag->dev->name,
140                         ag71xx_speed_str(ag),
141                         (DUPLEX_FULL == ag->duplex) ? "Full" : "Half");
142
143         DBG("%s: fifo_cfg0=%#x, fifo_cfg1=%#x, fifo_cfg2=%#x\n",
144                 ag->dev->name,
145                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG0),
146                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG1),
147                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG2));
148
149         DBG("%s: fifo_cfg3=%#x, fifo_cfg4=%#x, fifo_cfg5=%#x\n",
150                 ag->dev->name,
151                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG3),
152                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG4),
153                 ag71xx_rr(ag, AG71XX_REG_FIFO_CFG5));
154
155         DBG("%s: mac_cfg2=%#x, mac_ifctl=%#x, mii_ctrl=%#x\n",
156                 ag->dev->name,
157                 ag71xx_rr(ag, AG71XX_REG_MAC_CFG2),
158                 ag71xx_rr(ag, AG71XX_REG_MAC_IFCTL),
159                 ag71xx_mii_ctrl_rr(ag));
160 }
161
162 static void ag71xx_phy_link_adjust(struct net_device *dev)
163 {
164         struct ag71xx *ag = netdev_priv(dev);
165         struct phy_device *phydev = ag->phy_dev;
166         unsigned long flags;
167         int status_change = 0;
168
169         spin_lock_irqsave(&ag->lock, flags);
170
171         if (phydev->link) {
172                 if (ag->duplex != phydev->duplex
173                     || ag->speed != phydev->speed) {
174                         status_change = 1;
175                 }
176         }
177
178         if (phydev->link != ag->link) {
179                 if (phydev->link)
180                         netif_schedule(dev);
181
182                 status_change = 1;
183         }
184
185         ag->link = phydev->link;
186         ag->duplex = phydev->duplex;
187         ag->speed = phydev->speed;
188
189         if (status_change)
190                 ag71xx_phy_link_update(ag);
191
192         spin_unlock_irqrestore(&ag->lock, flags);
193 }
194
195 void ag71xx_phy_start(struct ag71xx *ag)
196 {
197         if (ag->phy_dev) {
198                 phy_start(ag->phy_dev);
199         } else {
200                 struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
201
202                 ag->duplex = pdata->duplex;
203                 ag->speed = pdata->speed;
204                 ag->link = 1;
205                 ag71xx_phy_link_update(ag);
206         }
207 }
208
209 void ag71xx_phy_stop(struct ag71xx *ag)
210 {
211         if (ag->phy_dev) {
212                 phy_stop(ag->phy_dev);
213         } else {
214                 ag->duplex = -1;
215                 ag->link = 0;
216                 ag->speed = 0;
217                 ag71xx_phy_link_update(ag);
218         }
219 }
220
221 int ag71xx_phy_connect(struct ag71xx *ag)
222 {
223         struct net_device *dev = ag->dev;
224         struct ag71xx_platform_data *pdata = ag71xx_get_pdata(ag);
225         struct phy_device *phydev = NULL;
226         int phy_count = 0;
227         int phy_addr;
228
229         if (ag->mii_bus && pdata->phy_mask) {
230                 /* TODO: use mutex of the mdio bus? */
231                 for (phy_addr = 0; phy_addr < PHY_MAX_ADDR; phy_addr++) {
232                         if (!(pdata->phy_mask & (1 << phy_addr)))
233                                 continue;
234
235                         if (ag->mii_bus->phy_map[phy_addr] == NULL)
236                                 continue;
237
238                         DBG("%s: PHY found at %s, uid=%08x\n",
239                                 dev->name,
240                                 ag->mii_bus->phy_map[phy_addr]->dev.bus_id,
241                                 ag->mii_bus->phy_map[phy_addr]->phy_id);
242
243                         if (phydev == NULL)
244                                 phydev = ag->mii_bus->phy_map[phy_addr];
245
246                         phy_count++;
247                 }
248         }
249
250         switch (phy_count) {
251         case 1:
252                 ag->phy_dev = phy_connect(dev, phydev->dev.bus_id,
253                         &ag71xx_phy_link_adjust, 0, pdata->phy_if_mode);
254
255                 if (IS_ERR(ag->phy_dev)) {
256                         printk(KERN_ERR "%s: could not connect to PHY at %s\n",
257                                 dev->name, phydev->dev.bus_id);
258                         return PTR_ERR(ag->phy_dev);
259                 }
260
261                 /* mask with MAC supported features */
262                 if (pdata->has_gbit)
263                         phydev->supported &= PHY_GBIT_FEATURES;
264                 else
265                         phydev->supported &= PHY_BASIC_FEATURES;
266
267                 phydev->advertising = phydev->supported;
268
269                 printk(KERN_DEBUG "%s: connected to PHY at %s "
270                         "[uid=%08x, driver=%s]\n",
271                         dev->name, phydev->dev.bus_id,
272                         phydev->phy_id, phydev->drv->name);
273
274                 ag->link = 0;
275                 ag->speed = 0;
276                 ag->duplex = -1;
277                 break;
278
279         default:
280                 switch (pdata->speed) {
281                 case SPEED_10:
282                 case SPEED_100:
283                 case SPEED_1000:
284                         break;
285                 default:
286                         printk(KERN_ERR "%s: invalid speed specified\n",
287                                 dev->name);
288                         return -EINVAL;
289                 }
290
291                 ag->phy_dev = NULL;
292                 printk(KERN_DEBUG "%s: connected to %d PHYs\n",
293                         dev->name, phy_count);
294                 break;
295         }
296
297         return 0;
298 }
299
300 void ag71xx_phy_disconnect(struct ag71xx *ag)
301 {
302         if (ag->phy_dev)
303                 phy_disconnect(ag->phy_dev);
304 }