ar71xx: Add support for ath79_gpio_function_* on QCA955X
[openwrt.git] / target / linux / ar71xx / patches-4.1 / 605-MIPS-ath79-db120-fixes.patch
1 --- a/arch/mips/ath79/mach-db120.c
2 +++ b/arch/mips/ath79/mach-db120.c
3 @@ -2,7 +2,7 @@
4   * Atheros DB120 reference board support
5   *
6   * Copyright (c) 2011 Qualcomm Atheros
7 - * Copyright (c) 2011 Gabor Juhos <juhosg@openwrt.org>
8 + * Copyright (c) 2011-2012 Gabor Juhos <juhosg@openwrt.org>
9   *
10   * Permission to use, copy, modify, and/or distribute this software for any
11   * purpose with or without fee is hereby granted, provided that the above
12 @@ -19,16 +19,26 @@
13   */
14  
15  #include <linux/pci.h>
16 +#include <linux/phy.h>
17 +#include <linux/platform_device.h>
18  #include <linux/ath9k_platform.h>
19 +#include <linux/ar8216_platform.h>
20  
21 -#include "machtypes.h"
22 +#include <asm/mach-ath79/ar71xx_regs.h>
23 +
24 +#include "common.h"
25 +#include "dev-ap9x-pci.h"
26 +#include "dev-eth.h"
27  #include "dev-gpio-buttons.h"
28  #include "dev-leds-gpio.h"
29 +#include "dev-m25p80.h"
30 +#include "dev-nfc.h"
31  #include "dev-spi.h"
32  #include "dev-usb.h"
33  #include "dev-wmac.h"
34 -#include "pci.h"
35 +#include "machtypes.h"
36  
37 +#define DB120_GPIO_LED_USB             11
38  #define DB120_GPIO_LED_WLAN_5G         12
39  #define DB120_GPIO_LED_WLAN_2G         13
40  #define DB120_GPIO_LED_STATUS          14
41 @@ -39,8 +49,10 @@
42  #define DB120_KEYS_POLL_INTERVAL       20      /* msecs */
43  #define DB120_KEYS_DEBOUNCE_INTERVAL   (3 * DB120_KEYS_POLL_INTERVAL)
44  
45 -#define DB120_WMAC_CALDATA_OFFSET 0x1000
46 -#define DB120_PCIE_CALDATA_OFFSET 0x5000
47 +#define DB120_MAC0_OFFSET              0
48 +#define DB120_MAC1_OFFSET              6
49 +#define DB120_WMAC_CALDATA_OFFSET      0x1000
50 +#define DB120_PCIE_CALDATA_OFFSET      0x5000
51  
52  static struct gpio_led db120_leds_gpio[] __initdata = {
53         {
54 @@ -63,6 +75,11 @@ static struct gpio_led db120_leds_gpio[]
55                 .gpio           = DB120_GPIO_LED_WLAN_2G,
56                 .active_low     = 1,
57         },
58 +       {
59 +               .name           = "db120:green:usb",
60 +               .gpio           = DB120_GPIO_LED_USB,
61 +               .active_low     = 1,
62 +       }
63  };
64  
65  static struct gpio_keys_button db120_gpio_keys[] __initdata = {
66 @@ -76,60 +93,85 @@ static struct gpio_keys_button db120_gpi
67         },
68  };
69  
70 -static struct spi_board_info db120_spi_info[] = {
71 -       {
72 -               .bus_num        = 0,
73 -               .chip_select    = 0,
74 -               .max_speed_hz   = 25000000,
75 -               .modalias       = "s25sl064a",
76 -       }
77 +static struct ar8327_pad_cfg db120_ar8327_pad0_cfg = {
78 +       .mode = AR8327_PAD_MAC_RGMII,
79 +       .txclk_delay_en = true,
80 +       .rxclk_delay_en = true,
81 +       .txclk_delay_sel = AR8327_CLK_DELAY_SEL1,
82 +       .rxclk_delay_sel = AR8327_CLK_DELAY_SEL2,
83  };
84  
85 -static struct ath79_spi_platform_data db120_spi_data = {
86 -       .bus_num        = 0,
87 -       .num_chipselect = 1,
88 +static struct ar8327_led_cfg db120_ar8327_led_cfg = {
89 +       .led_ctrl0 = 0x00000000,
90 +       .led_ctrl1 = 0xc737c737,
91 +       .led_ctrl2 = 0x00000000,
92 +       .led_ctrl3 = 0x00c30c00,
93 +       .open_drain = true,
94  };
95  
96 -#ifdef CONFIG_PCI
97 -static struct ath9k_platform_data db120_ath9k_data;
98 -
99 -static int db120_pci_plat_dev_init(struct pci_dev *dev)
100 -{
101 -       switch (PCI_SLOT(dev->devfn)) {
102 -       case 0:
103 -               dev->dev.platform_data = &db120_ath9k_data;
104 -               break;
105 -       }
106 -
107 -       return 0;
108 -}
109 -
110 -static void __init db120_pci_init(u8 *eeprom)
111 -{
112 -       memcpy(db120_ath9k_data.eeprom_data, eeprom,
113 -              sizeof(db120_ath9k_data.eeprom_data));
114 +static struct ar8327_platform_data db120_ar8327_data = {
115 +       .pad0_cfg = &db120_ar8327_pad0_cfg,
116 +       .port0_cfg = {
117 +               .force_link = 1,
118 +               .speed = AR8327_PORT_SPEED_1000,
119 +               .duplex = 1,
120 +               .txpause = 1,
121 +               .rxpause = 1,
122 +       },
123 +       .led_cfg = &db120_ar8327_led_cfg,
124 +};
125  
126 -       ath79_pci_set_plat_dev_init(db120_pci_plat_dev_init);
127 -       ath79_register_pci();
128 -}
129 -#else
130 -static inline void db120_pci_init(u8 *eeprom) {}
131 -#endif /* CONFIG_PCI */
132 +static struct mdio_board_info db120_mdio0_info[] = {
133 +       {
134 +               .bus_id = "ag71xx-mdio.0",
135 +               .phy_addr = 0,
136 +               .platform_data = &db120_ar8327_data,
137 +       },
138 +};
139  
140  static void __init db120_setup(void)
141  {
142         u8 *art = (u8 *) KSEG1ADDR(0x1fff0000);
143  
144 +       ath79_gpio_output_select(DB120_GPIO_LED_USB, AR934X_GPIO_OUT_GPIO);
145 +       ath79_register_m25p80(NULL);
146 +
147         ath79_register_leds_gpio(-1, ARRAY_SIZE(db120_leds_gpio),
148                                  db120_leds_gpio);
149         ath79_register_gpio_keys_polled(-1, DB120_KEYS_POLL_INTERVAL,
150                                         ARRAY_SIZE(db120_gpio_keys),
151                                         db120_gpio_keys);
152 -       ath79_register_spi(&db120_spi_data, db120_spi_info,
153 -                          ARRAY_SIZE(db120_spi_info));
154         ath79_register_usb();
155         ath79_register_wmac(art + DB120_WMAC_CALDATA_OFFSET, NULL);
156 -       db120_pci_init(art + DB120_PCIE_CALDATA_OFFSET);
157 +       ap91_pci_init(art + DB120_PCIE_CALDATA_OFFSET, NULL);
158 +
159 +       ath79_setup_ar934x_eth_cfg(AR934X_ETH_CFG_RGMII_GMAC0 |
160 +                                  AR934X_ETH_CFG_SW_ONLY_MODE);
161 +
162 +       ath79_register_mdio(1, 0x0);
163 +       ath79_register_mdio(0, 0x0);
164 +
165 +       ath79_init_mac(ath79_eth0_data.mac_addr, art + DB120_MAC0_OFFSET, 0);
166 +
167 +       mdiobus_register_board_info(db120_mdio0_info,
168 +                                   ARRAY_SIZE(db120_mdio0_info));
169 +
170 +       /* GMAC0 is connected to an AR8327 switch */
171 +       ath79_eth0_data.phy_if_mode = PHY_INTERFACE_MODE_RGMII;
172 +       ath79_eth0_data.phy_mask = BIT(0);
173 +       ath79_eth0_data.mii_bus_dev = &ath79_mdio0_device.dev;
174 +       ath79_eth0_pll_data.pll_1000 = 0x06000000;
175 +       ath79_register_eth(0);
176 +
177 +       /* GMAC1 is connected to the internal switch */
178 +       ath79_init_mac(ath79_eth1_data.mac_addr, art + DB120_MAC1_OFFSET, 0);
179 +       ath79_eth1_data.phy_if_mode = PHY_INTERFACE_MODE_GMII;
180 +       ath79_eth1_data.speed = SPEED_1000;
181 +       ath79_eth1_data.duplex = DUPLEX_FULL;
182 +
183 +       ath79_register_eth(1);
184 +
185 +       ath79_register_nfc();
186  }
187  
188  MIPS_MACHINE(ATH79_MACH_DB120, "DB120", "Atheros DB120 reference board",
189 --- a/arch/mips/ath79/Kconfig
190 +++ b/arch/mips/ath79/Kconfig
191 @@ -43,9 +43,12 @@ config ATH79_MACH_AP81
192  config ATH79_MACH_DB120
193         bool "Atheros DB120 reference board"
194         select SOC_AR934X
195 +       select ATH79_DEV_AP9X_PCI if PCI
196 +       select ATH79_DEV_ETH
197         select ATH79_DEV_GPIO_BUTTONS
198         select ATH79_DEV_LEDS_GPIO
199 -       select ATH79_DEV_SPI
200 +       select ATH79_DEV_M25P80
201 +       select ATH79_DEV_NFC
202         select ATH79_DEV_USB
203         select ATH79_DEV_WMAC
204         help